Intel® Arria® 10 Hard Processor System Technical Reference Manual

ID 683711
Date 1/10/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

29.3.3. Peripheral Reset Interfaces

The following are Ethernet reset interfaces, that can be used when the Ethernet is routed to the FPGA:

  • emac_tx_reset— Ethernet transmit clock reset output used to reset external PHY TX clock domain logic
  • emac_rx_reset— Ethernet receive clock reset output used to reset external PHY RX clock domain logic