External Memory Interfaces (EMIF) IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 817467
Date 7/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.4.7. mem for EMIF IP

Interface between FPGA and external memory

Table 67.  Interface: memInterface type: conduit
Port Name Direction Description
mem_ck_t output CK Clock (true)
mem_ck_c output CK Clock (complement)
mem_reset_n output Asynchronous Reset
mem_cs output Chip Select
mem_ca output Command/Address Bus
mem_dq bidir Data (read/write)
mem_wck_t output Write Clock (true)
mem_wck_c output Write Clock (complement)
mem_rdqs_t bidir Read Data Strobe (true)
mem_rdqs_c bidir Read Data Strobe (complement)
mem_dmi bidir Data Mask/Data Inversion