External Memory Interfaces (EMIF) IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 817467
Date 7/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.1.2. core_init_n for EMIF IP

An input to indicate that core configuration is complete

Table 32.  Interface: core_init_nInterface type: reset
Port Name Direction Description
core_init_n input Core init signal going into EMIF. Used to generate the reset signal on the core-EMIF interface in fabric modes.