Agilex™ 5 FPGAs and SoCs Device Data Sheet

ID 813918
Date 8/05/2024
Public
Document Table of Contents

HSIO Single-Ended SSTL, HSTL, HSUL, and POD I/O Standards Signal Specifications

Table 33.  HSIO Single-Ended SSTL, HSTL, HSUL, and POD I/O Standards Signal Specifications For specification status, see the Data Sheet Status table
I/O Standard VIL(DC)  (V) VIH(DC) (V) VIL(AC) (V) VIH(AC) (V)
Max Min Max Min
SSTL-12 VREF – 0.075 VREF + 0.075 VREF – 0.100 VREF + 0.100
HSTL-12 VREF – 0.080 VREF + 0.080 VREF – 0.150 VREF + 0.150
HSUL-12 VREF – 0.100 VREF + 0.100 VREF – 0.135 VREF + 0.135
POD12 VREF – 0.055 VREF + 0.055 VREF – 0.070 VREF + 0.070
POD11 VREF – 0.055 VREF + 0.055 VREF – 0.070 VREF + 0.070
Note: For output voltage swing calculation example, refer to the General-Purpose I/O User Guide for this device. Differential voltage referenced I/O standard uses two single-ended outputs with second output programmed as inverted.