Agilex™ 5 FPGAs and SoCs Device Data Sheet

ID 813918
Date 4/01/2024
Public
Document Table of Contents

HPS USB 3.1 Timing Characteristics

Table 92.  HPS USB 3.1 Transceiver Macrocell Interface Plus (UTMI+) Low Pin Interface (ULPI) Timing Requirements For specification status, see the Data Sheet Status table
Symbol Description Min Typ Max Unit
Tusb_clk USB_CLK clock period (60 MHz) 16.667 ns
Td Clock to USB_STP/USB_DATA[7:0] output delay 2 7 ns
Tsu Setup time for USB_DIR/USB_NXT/USB_DATA[7:0] 4 ns
Th Hold time for USB_DIR/USB_NXT/USB_DATA[7:0] 4 ns
Figure 19. USB ULPI Timing Diagram
Note: The USB interface supports single data rate (SDR) timing only.