Agilex™ 5 FPGAs and SoCs Device Data Sheet

ID 813918
Date 8/05/2024
Public
Document Table of Contents

Clock Tree Specifications

Table 45.  D-Series FPGAs Clock Tree Performance Specifications For specification status, see the Data Sheet Status table
Parameter Performance Unit
–1V, –2V –3V
Programmable clock routing 1,000 780 MHz
Table 46.  E-Series FPGAs Clock Tree Performance Specifications For specification status, see the Data Sheet Status table
Parameter Performance Unit
–1V, –2V, –2E –3V –4S –5S –6S, –6X
Programmable clock routing 1,000 780 850 710 554 MHz