Agilex™ 7 FPGAs and SoC FPGAs Package, Pinout, and PCB Design User Guide
ID
814028
Date
6/07/2024
Public
Visible to Intel only — GUID: dpk1707382669626
Ixiasoft
1. Introduction
2. Product Family Plan
3. Package Information
4. Thermal Design Considerations
5. Pin Connection Guidelines and Pinouts
6. Printed Circuit Board (PCB) Design
7. Signal Integrity Simulations
8. Validation
9. Document Revision History for the Agilex™ 7 FPGAs and SoC FPGAs Package, Pinout, and PCB Design User Guide
2.5.1. Agilex™ 7 F-Series Devices with F-Tiles
2.5.2. Agilex™ 7 F-Series Devices with E-Tile and P-Tiles
2.5.3. Agilex™ 7 I-Series Devices with F-Tiles
2.5.4. Agilex™ 7 I-Series Devices with F-Tiles and R-Tiles
2.5.5. Agilex™ 7 M-Series Devices with HBM2e
2.5.6. Agilex™ 7 M-Series Devices without HBM2e
Visible to Intel only — GUID: dpk1707382669626
Ixiasoft
1. Introduction
The document is intended for hardware designers and consolidates common board design information into or linked-from this single user guide. It provides details about the PCB-related resources available and general guidance for designing boards with Agilex™ 7 FPGAs and SoC FPGAs.
This document is applicable for Agilex™ 7 FPGA and SoC FPGA product lines, which include F-Series (AGF), I-Series (AGI), and M-Series (AGM).