F-Tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 11/04/2024
Public
Document Table of Contents

4.6.2. How to Read the Real-Time Lock Status of the FHT Lane TX PLL

Since the tx_pll_locked signal for the FHT TX PLL provides either a sticky indication of the PLL’s lock state, or in the presence of a reference clock, after approximately 150 µs, it is necessary to use the reconfig_xcvr Avalon® Memory-Mapped bus in order to obtain a real-time indication of the lock state of the Lane TX PLL. In order to read the real-time lock state of the Lane TX PLL, read locations on the reconfig_xcvr Avalon® Memory-Mapped bus as shown in the following table. The location is channel-specific and the address offset is subject to the rules outlined in section Configuration Registers . A value of 1’b1 indicates that the lane TX PLL is locked to the reference clock.
Table 104.  FHT Lane TX PLL Avalon® Memory-Mapped Address
FHT Channel Address and Bit
0 0x4488C[2]
1 0x4C88C[2]
2 0x5488C[2]
3 0x5C88C[2]