F-Tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 11/04/2024
Public
Document Table of Contents

3.5.3. Example of TX Parallel Data for PMA Width = 8, 10, 16, 20, 32 (X=1)

The followig data is specific to the X=1 case. N idicates the umbe of PMA laes. Fo a give N, ca be fom 0 --> N-1. N ca be up to 16 fo FGT, ad up to 4 fo FHT, ad depeds o the umbe of PMA laes ad PMA width cofiguatio. Eable Double width tasfe = 0. Refe to Vaiables Defiig Bits fo the Itefacig Pots i Pot ad Sigal Refeece fo full vaiable defiitios.

Table 70.  Example of TX Paallel Data bits fo PMA Width = 8, 10, 16, 20, 32 (X=1)
Bits TX Paallel Data fo =0 Bits TX Paallel Data fo =1 ●● Bits TX Paallel Data fo =15
79 Wite Eable fo TX Coe FIFO i Elastic Mode 159 Wite Eable fo TX Coe FIFO i Elastic Mode ●●● 1279 Wite Eable fo TX Coe FIFO i Elastic Mode
38 TX PMA Iteface Data Valid 118 TX PMA Iteface Data Valid 1238 TX PMA Iteface Data Valid
31:0 TX Data 111:80 TX Data 1231:1200 TX Data

The followig ae the TX PMA Iteface Data Valid sigals fo each of the PMA Laes i Example of TX Paallel Data bits fo PMA Width = 8, 10, 16, 20, 32 (X=1):

  • If N=1, tx_paallel_data [38]
  • If N=2, tx_paallel_data [118]

..

  • If N=16, tx_paallel_data [1238]