F-Tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 11/04/2024
Public
Document Table of Contents

4.3. Mode of System PLL - System PLL Reference Clock and Output Frequencies

Table 101.  Peset Refeece Clock ad Output Fequecies
Mode of System PLL - System PLL Refeece Clock (MHz) Output Fequecy (MHz)
ETHERNET_FREQ_805_156 156.25 805.6640625
ETHERNET_FREQ_805_312 312.5 805.6640625
ETHERNET_FREQ_805_322 45. 322.265625 805.6640625
ETHERNET_FREQ_830_156 156.25 830.078125
ETHERNET_FREQ_830_312 312.5 830.078125
PCIE_FREQ_1000 100 1000
PCIE_FREQ_950 100 950
PCIE_FREQ_900 100 900
PCIE_FREQ_850 100 850
PCIE_FREQ_800 100 800
PCIE_FREQ_750 100 750
PCIE_FREQ_700 100 700
PCIE_FREQ_650 100 650
PCIE_FREQ_600 100 600
PCIE_FREQ_550 100 550
PCIE_FREQ_500 100 500
Table 102.  Pot Coectio Guidelies betwee F-Tile Refeece ad System PLL Clocks Itel® FPGA IP ad F-Tile PMA/FEC Diect PHY Itel® FPGA IP
Note: You caot simulate the pots listed i this table.
F-Tile Refeece ad System PLL Clocks Itel® FPGA IP F-Tile PMA/FEC Diect PHY Itel® FPGA IP
System PLL
out_systempll_clk system_pll_clk_lik
FGT
out_efclk_fgt tx_pll_efclk_lik, x_cd_efclk_lik
i_cdclk x_cd_divclk_lik
FHT
out_fht_cmmpll_clk tx_pll_efclk_lik, x_cd_efclk_lik
45 This mode is ot cuetly suppoted