F-Tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 11/04/2024
Public
Document Table of Contents

3.4.6. TX PMA Control Signals

Table 51.  TX PMA Cotol SigalsRefe to Vaiables Defiig Bits fo the Itefacig Pots i Pot ad Sigal Refeece fo vaiable defiitios.
Sigal Name Clock Domai/Resets Diectio Desciptio
fgt_tx_beaco[N-1:0] asychoous iput

1'b1: eable SATA beaco sigal.

1'b0: disable SATA beaco sigal.

fgt_tx_pma_elecidle[(3*x-1:0)] tx_coeclki tx_eset iput Whe the FGT PMA cofiguatio ules paamete is set to SATA ad Eable simplified TX data iteface paamete is eabled, this pot is available as a sepaate 4-bit bus. Whe asseted, the FGT PMA tasmitte is foced ito a electical idle coditio.
  • 4'b0000: FGT TX is ot i electical idle mode.
  • 4'b1111: FGT TX etes electical idle mode.