F-Tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 11/04/2024
Public
Document Table of Contents

3.5.1. Parallel Data Mapping Information

Refe to the followig efeeces fo paallel data mappig ifomatio fo diffeet PMA width combiatios usig the fomulas specified i Bit Mappig fo PMA ad FEC Mode PHY TX ad RX Datapath .

Table 65.  PMA Diect Mode Valid Paallel Data Bits
TX/ RX PMA Width Eable TX/RX Double Width Tasfe Valid Paallel Data Note
8 No Data [7:0] NA
10 No Data [9:0] NA
16 No Data [15:0] NA
20 No Data [19:0] NA
32 No Data [31:0] NA
8 Yes

Data [47:40]

Data [7:0]

NA
10 Yes

Data [49:40]

Data [9:0]

NA
16 Yes

Data [55:40]

Data [15:0]

Data [15:0] is the lowe bits data.

Data [55:40] is the uppe bits data.

20 Yes

Data [59:40]

Data [19:0]

Data [19:0] is the lowe bits data.

Data [59:40] is the uppe bits data.

32 Yes

Data [71:40]

Data [31:0]

Data [31:0] is the lowe bits data.

Data [71:40] is the uppe bits data.

64 Yes

Data [151:120]

Data [111:80]

Data [71:40]

Data [31:0]

Data [71:40] ad Data [31:0] ae the fist steam data goup. I this goup, Data [31:0] is the lowe bits data. Data [71:40] is the uppe bits data.

Data [151:120] ad Data [111:80] ae the secod steam data goup. Data [111:80] is the lowe bits data. Data [151:120] is the uppe bits data.

128 Yes

Data [311:280]

Data [271:240]

Data [231:200]

Data [191:160]

Data [151:120]

Data [111:80]

Data [71:40]

Data [31:0]

Data [71:40] ad Data [31:0] ae the fist steam data goup. I this goup, Data [31:0] is the lowe bits data. Data [71:40] is the uppe bits data.

Data [151:120] ad Data [111:80] ae the secod steam data goup. I this goup, Data [111:80] is the lowe bits data. Data [151:120] is the uppe bits data.

Data [231:200] ad Data [191:160] ae the thid steam data goup. I this goup, Data [191:160] is the lowe bits data. Data [231:200] is the uppe bits data.

Data [311:280] ad Data [271:240] ae the fouth steam data goup. I this goup, Data [271:240] is the lowe bits data. Data [311:280] is the uppe bits data.

Table 66.  FEC Diect Mode Valid Paallel Data Bits
TX/ RX PMA Width Eable TX/RX Double Width Tasfe Valid Paallel Data Note
32 Yes

Data [72:40]

Data [32:2]

Syc head [1:0]

Data [72:40] is the uppe 33 bits data.

Data [32:2] is the lowe 31 bits data.

Data [1:0] is the syc head.

64 Yes

Data [152:120]

Data [112:82]

Syc head [81:80]

Data [72:40]

Data [32:2]

Syc head [1:0]

Secod steam:

Data [152:120] is the uppe 33 bits data.

Data [112:82] is the lowe 31 bits data.

Data [81:80] is the syc head

Fist steam:

Data [72:40] is the uppe 33 bits data.

Data [32:2] is the lowe 31 bits data.

Data [1:0] is the syc head

128 Yes

Data [312:280]

Data [272:242]

Syc head [241:240]

Data [232:200]

Data [192:162]

Syc head [161:160]

Data [152:120]

Data [112:82]

Syc head [81:80]

Data [72:40]

Data [32:2]

Syc head [1:0]

Fouth steam:

Data [312:280] is the uppe 33 bits data.

Data [272:242] is the lowe 31 bits data.

Data [241:240] is the syc head

Thid steam:

Data [232:200] is the uppe 33 bits data.

Data [192:162] is the lowe 31 bits data.

Data [161:160] is the syc head

Secod steam:

Data [152:120] is the uppe 33 bits data.

Data [112:82] is the lowe 31 bits data.

Data [81:80] is the syc head

Fist steam:

Data [72:40] is the uppe 33 bits data.

Data [32:2] is the lowe 31 bits data.

Data [1:0] is the syc head