F-Tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 11/04/2024
Public
Document Table of Contents

5.2.3. Setting RX Datapath Options

Specify optios fo the followig o the F-Tile PMA/FEC Diect PHY Itel® FPGA IP paamete edito RX Datapath Optios tab:

  • RX FGT CDR
  • RX datapath FIFO modes

The desig specifies the followig RX Datapath Optios:

Table 110.  RX FGT CDR Optios
Paamete Paamete Value
RX FGT CDR efeece clock fequecy Select 156.25MHz. The RX FGT CDR efeece clock fequecy must match the efeece clock fequecy that the F-Tile Refeece ad System PLL Clocks Itel® FPGA IP specifies. To coect the out_efclk_fgt_0 to this IP, efe to Coectig the F-Tile PMA/FEC Diect PHY Desig IP
Figue 105. RX FGT CDR Optios
Table 111.  RX PMA Iteface Optios
Paamete Paamete Value
RX PMA iteface FIFO mode Elastic
RX coe Iteface FIFO Mode Phase Compesatio
Eable RX double width tasfe O
Note: Whe you eable this optio, you must dive the tx_clkout souce with Sys PLL Clk Div2 souce istead of sys PLL clk souce. Divide the coe clockig fequecy by two i this way to avoid exceedig the maximum EMIB to coe fequecy specificatio.

The RX F-tile Iteface FIFO mode is always desiged to be i Registe mode fo PMA diect mode, ad you caot select a diffeet optio fo this IP.

Figue 106. RX PMA Iteface Optios