F-Tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 11/04/2024
Public
Document Table of Contents

3.1.2. FEC Direct Supported Modes

The F-Tile PMA/FEC Diect PHY Itel® FPGA IP suppots the followig fo FEC Diect mode:
  • IEEE 802.3 RS(528, 514) (CL 91, KR)
  • IEEE 802.3 RS(544,514) (CL 134, KP)
  • Etheet Techology Cosotium LL RS(272, 258)
  • Suppots 25-400G KP/KR/LL FEC
  • Suppots oly the System PLL clockig mode
  • Suppots oly the Duplex opeatio mode
  • Suppots the geabox featue

You ca eable FEC Diect mode i the IP paamete edito by tuig o the Eable RS-FEC optio, as RS-FEC (Reed Solomo Fowad Eo Coectio) Optios descibes. FEC diect modes (KP,KR,LL) with FEC specificatios ae topology-depedet to achieve diffeet BER. FEC data to ad fom the PCS is 33b. O the PMA iteface side, FEC data fom ad to the PMA iteface is 40b wide.

FEC Diect Mode with System PLL Clockig ad Geabox Eabled

Eablig Geabox i RS-FEC Mode

Fo desigs that iclude FEC, geabox eables automatically. The geabox optios ae 32:40, 64:80, ad 128:160. Fiecode FEC suppots the 32:33 geabox atio. Fo desigs that iclude a PCS (Physical Codig Sublaye) oly, the oly optio is the 32:33 geabox atio.

Table 27.  FEC Diect IP Cofiguatio Mode Suppot
Mod Type PMA Type FEC Mode Clock Mode Width PMA Width

PMA

Iteface

FIFO

(TX/RX)

F-Tile

Iteface

FIFO

(TX/RX)

Coe

Iteface

FIFO

(TX/RX)

NRZ FGT

RS(528, 514), RS(272,258),

RS(544, 514)

Sys PLL DW 32

Elastic/

Elastic

Phase Compesatio/

Registe

Phase Compesatio/

Phase Compesatio

FHT

RS(528, 514), RS(272,258),

RS(544, 514)

Sys PLL DW 32

Elastic/

Elastic

Phase Compesatio/

Registe

Phase Compesatio/

Phase Compesatio

PAM4 FGT

RS(528, 514), RS(272,258),

RS(544, 514)

Sys PLL DW 32,64

Elastic/

Elastic

Phase Compesatio/

Registe

Phase Compesatio/

Phase Compesatio

FHT

RS(528, 514), RS(272,258),

RS(544, 514)

Sys PLL DW 64, 128

Elastic/

Elastic

Phase Compesatio/

Registe

Phase Compesatio/

Phase Compesatio