F-Tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 11/04/2024
Public
Document Table of Contents

3.3.1. General and Common Datapath Options

You ca customize you istace of the F-Tile PMA/FEC Diect PHY Itel® FPGA IP by specifyig paamete values to suit you applicatio. The paametes ae ogaized i the followig sectios fo each fuctioal block ad featue:

Figue 62.  F-Tile PMA/FEC Diect PHY Itel® FPGA IP Paamete Edito
Table 29.   Geeal ad Commo Datapath Optios
Paamete Values Desciptio
Geeal
Numbe of system copies 1-16

Specifies the total umbe of idepedet system copies.

Fo example, you ca ceate multiple copies of the same PMA/FEC mode cofiguatio by settig this to value of 2 (o moe). This is duplicated to ceate 2 PMA laes of the same cofiguatio fo the give example. Default value is 1.

Commo Datapath Optios
PMA type

FGT,FHT

Specifies the type of PMA used. FGT PMA ca opeate up to 58.125Gbps PMA. FHT PMA ca opeate up to 116Gbps. Default is FGT.
FGT PMA cofiguatio ules

Basic, OTN, CPRI, GPON, SDI, SONET, HDMI, SATA

Selects the potocol cofiguatio ules fo the FGT PMA. This paamete goves the ules fo coect settigs of idividual paametes withi the PMA. Cetai featues of the PMA ae available oly fo specific potocol cofiguatio ules. This paamete is ot a peset. You must still coectly set all othe paametes fo you specific potocol ad applicatio eeds.
Numbe of PMA laes 1, 2, 4, 6, 8, 12, 16 Specifies the total umbe of PMA laes i a boded goup. Fo example, if the value is 4, this meas thee ae 4 PMA laes boded i the same goup ad shae the same bodig clock. A value of 1 meas thee is o System bodig. Values 6 ad 12 suppoted oly fo PMA Diect mode. Default value is 1.
Datapath clockig mode

PMA

System PLL

Specifies whethe the PMA paallel clock o System PLL is used to clock the TX/RX datapath. Use of System PLL is equied whe Eable RS-FEC is o o dyamic ecofiguatio is iteded. Default value is System PLL.
System PLL fequecy 31.25 to 1000 Specifies the System PLL clock fequecy (MHz) ad applicable if datapath clockig mode is selected as System PLL. Default value is 830.08 23.
PMA mode

Duplex,

TX Simplex,

RX Simplex

Specifies the PMA opeatio mode. TX simplex ad RX simplex ca opeate at idepedet ates. Default value is Duplex.
PMA modulatio type PAM4,NRZ Specifies the modulatio type used fo seial data. Default value is PAM4.

PMA data ate

25781.25 Specifies the PMA data ate i uits of Mbps (megabits pe secod). Default value is 25781.25.
PMA paallel clock fequecy Data ate / PMA Width Displays PMA paallel clock fequecy which is PMA data ate divided by PMA iteface width i MHz. Default value is Data ate / PMA Width. The PMA paallel clock fequecy applies to both the Wod Clock ad Bod Clock.
PMA width 8, 10, 16, 20, 32, 64, 128 Specifies the PMA data width. 128-bit is oly suppoted fo FHT. The PMA data width specifies the total umbe of PMA bod steams (PMA bodig). Fo example:
  • data width 8, 10, 16, 20 ad 32-bit with 1 PMA steam (o PMA bodig)
  • 64-bit with 2 PMA boded steams
  • 128-bit with 4 PMA boded steams
Default value is 64.
Eable RX de-skew whe available O/Off Eables the RX de-skew featue. This featue is oly available i:
  • PMA Diect mode sigle lae whe usig PAM4 with PMA width of 64 o 128. Multi-lae whe usig PAM4 with PMA width of 64 o 128
  • FEC Diect mode 64- o 128-bit (both NRZ ad PAM4 eabled). Oly suppoted i multi-laes (Numbe of PMA laes is geate tha 1)
Default value is O.
Eable simplified TX data iteface O/Off Eables simplified data ad cotol iteface betwee the FPGA ad PMA fo SATA potocol mode. Whe the FGT PMA cofiguatio ules paamete is set to SATA, you ca eable this optio to cotol the fgt_tx_pma_elecidle pot. Refe to TX PMA Cotol Sigals fo moe ifomatio.
Povide sepaate iteface fo each PMA O/Off

Whe O, the PMA/FEC Diect PHY IP pesets sepaate data ad clock itefaces fo each PMA lae, athe tha a wide bus.

Default value is Off. Refe to Sigal ad Pot Refeece fo a list of sigals that ae ot impacted by this featue.

Note: Whe the Eable RS-FEC optio is o, a sepaate iteface is ot available fo each PMA by use of the Povide sepaate iteface fo each PMA optio.
Eable pe PMA laes TX ad RX eady sigal O/Off Whe O, the PMA/FEC Diect PHY IP pesets sepaate TX ad RX eady sigals pe PMA lae. Default value is Off.
23 Refe to Guidelies fo F-Tile Refeece ad System PLL Clocks Itel FPGA IP Usage fo efeece clock ad system PLL usage.