F-Tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 11/04/2024
Public
Document Table of Contents

3.3.2. TX Datapath Options

Figue 63. TX FGT PMA Paametes i Paamete Edito
Table 31.  TX FGT Datapath Paametes
Paamete Values Desciptio
TX FGT PMA Paametes
Eable Gay codig O/Off

Eables Gay codig.

I PAM4 mode, gay codig is eabled by default ad you caot disable it i the paamete edito GUI. Default value is O. You ca disable gay codig though a egiste wite.

I NRZ mode, gay codig is disabled by default ad you caot eable it. Default is Off.

.
Eable pecodig O/Off Eables pe-codig. Applicable to PAM4 ecodig oly. Default value is Off.
PRBS geeato mode 24 disable, PRBS7, PRBS9, PRBS10, PRBS13, PRBS15, PRBS23, PRBS28, PRBS31, QPRBS13, PRBS13Q, PRBS31Q, SSPR, SSPR1, SSPRQ Eables had PRBS geeato with the PRBS polyomial selectio. Default value is disable.
Eable fgt_tx_beaco pot O/Off Eables fgt_tx_beaco pot fo SATA.
Eable Spead Spectum clockig O/Off Eables spead spectum clockig fo SATA potocol compliace.
TX FGT PLL Paametes
Output fequecy N/A Shows the calculated TX FGT PLL output fequecy.
VCO fequecy N/A Shows the calculated TX FGT PLL VCO output fequecy.
Eable TX FGT PLL cascade mode O/Off

Eable cascade mode fo Duplex lik oly. Default value is Off. Refe to FGT PMA Factioal Mode fo moe detail.

Eable TX FGT PLL factioal mode O/Off

Eables TX FGT PLL’s factioal mode.

Default value is Off. Refe to FGT PMA Factioal Mode fo moe detail.

TX FGT PLL itege mode efeece clock fequecy 25 to 380 MHz Selects the efeece clock fequecy (MHz) fo the TX FGT PLL. Rage is:
  • 25 – 380 MHz whe efeece clock is cofigued fo FGT PMA. (If usig HDMI potocol, use oly 25 – 100 MHz)
  • 100 – 380 MHz whe efeece clock is cofigued fo System PLL o shaed with system PLL ad FGT PMA0.
TX FGT PLL factioal mode efeece clock fequecy 25 to 380 MHz Selects the efeece clock fequecy (MHz) i factioal mode fo the TX FGT PLL. Rage is:
  • 25 – 380 MHz whe efeece clock is cofigued fo FGT PMA. (If usig HDMI potocol, use oly 25 – 100 MHz)
  • 100 – 380 MHz whe efeece clock is cofigued fo System PLL o shaed with system PLL ad FGT PMA0.
TX Use Clock Paametes
Eable TX use clock 1 O/Off Eables ad disables TX use clock1. If the clock is ot used, you ca disable this to save powe. Default value is O.
Eable TX use clock 2 O/Off Eables ad disables TX use clock2. If the clock is ot used, you ca disable it to save powe. Default value is Off.
TX use clock div by 12- 139.5 Divide values fo the TX PLL VCO output fequecy. Values fom 12 to 139.5 ae acceptable i 0.5 icemets. The same divides ae shaed fo both TX use clock 1 ad 2. Default value is 100.
Figue 64. TX FHT PMA Paametes i Paamete Edito
Table 32.  TX FHT PMA Paametes
Paamete Values Desciptio
TX FHT PMA Paametes
Select FHT loopback mode PARALLEL_LOOPBACK, SERIAL_EXT_LOOPBACK, DISABLED Eables FHT loopback modes. Default is SERIAL_EXT_LOOPBACK.
Select FHT Lae PLL efclk souce 100, 156.25 Selects the FHT Lae PLL efclk souce.
  • 100 selects 100 MHz output fom the commo PLL to lae PLL.
  • 156.25 selects 156.25 MHz output fom the commo PLL to lae PLL.
Default value is 156.25.
FHT use clk div33_34 select

DIV_33

DIV_34

DIV_66

DIV_68
Selects oe of the fou DIV clock output fo the TX use clock. Refe to Clockig fo moe details o how to use this output. Default value is DIV_66.
Eable FHT TX pe-ecode O/Off Eables FHT TX pe-ecode. Default value is Off. This settig must match the lik pate's RX pe-ecode settig.
Eable FHT PLL pe-divide O/Off Eables FHT PLL pe-divide. Default value is Off. If disabled, pe-divide value is 1 ad if eabled pe-divide value is 2. I cetai cofiguatios, whee disablig this sets the lae PLL to factioal mode, you must eable this to set the lae PLL i itege mode fo bette pefomace.
Eable FHT TX use clk1 O/Off Eables the FHT TX use clk1. Default value is Off.
FHT TX use clk1 select DIV3334

DIV40

FHT TX use clk1 select, you ca select DIV3334 (oe of the fou DIV clocks listed i use div33_34) o DIV40 clock. Default value is DIV3334. Refe to Clockig.
Eable FHT TX use clk2 O/Off Eables FHT TX use clk2. Default value is Off.
FHT TX use clk2 select DIV3334

DIV40

FHT TX use clk2 select, you ca select DIV3334 o DIV40 clock. Default value is DIV3334. Refe to Clockig.
24

The PRBS31, QPRBS13, PRBS13Q, PRBS31Q, SSPR, SSPR1, ad SSPRQ PRBS geeato mode settigs ae ot cuetly suppoted though the IP GUI, although peset i the paamete edito. Do ot select ay of the usuppoted PRBS geeato mode settigs. Specify these settigs usig egistes.