F-Tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 11/04/2024
Public
Document Table of Contents

3.4.2. TX and RX Reference Clock and Clock Output Interface Signals

Table 47.  TX ad RX Refeece Clock ad Clock Output Iteface SigalsRefe to Vaiables Defiig Bits fo the Itefacig Pots i Pot ad Sigal Refeece fo vaiable defiitios.
Sigal Name Clocks Domai/Resets Diectio Desciptio

x_clkout[(N*X)-1:0]

x_clkout2[(N*X)-1:0]]

tx_clkout[(N*X)-1:0]

tx_clkout2[(N*X)-1:0]

N/A output Refe to Clock Pots
Note:

It is ecommeded to always use bit[0] to dive tx_coeclki[N*X-1:0] ad x_coeclki[N*X-1:0]. Whe X is lage tha 1, bit [((+1)*X)-1: (*X)+1] does ot have valid output ad must ot be used.

Fo example, whe PMA width = 64, X = 2:
  • If N=1, =0: bit 1 does ot have valid output ad must ot be used.
  • If N=8, =0 to 7: bits 1, 3, 5, 7, 9, 11, 13, 15 do ot have valid output ad must ot be used.
whe PMA width = 128, X = 4:
  • If N=1, =0: bits 1, 2, 3 do ot have valid output ad must ot be used.
  • If N=4, =0 to 3: bits 1, 2, 3, 5, 6, 7, 9, 10, 11, 13, 14, 15 do ot have valid output ad must ot be used.
tx_coeclki[N*X-1:0] N/A iput The FPGA coe clock. Dives the wite side of the TX FIFO.
x_coeclki[N*X-1:0] N/A iput The FPGA coe clock. Dives the ead side of the RX FIFO.
tx_pll_efclk_lik[N-1:0] 26
Note: This sigal is sigle bit whe Eable TX FGT PLL cascade mode is eabled.
N/A iput This is eithe physical o logical pi. You coect this to <out_efclk_fgt_<X> > pot fom the F-Tile Refeece ad System PLL Clocks Itel® FPGA IP 27. The N-bit pots must coect to the same souce.
x_cd_efclk_lik[N-1:0]
Note: This sigal is ot available whe Eable TX FGT PLL cascade mode is eabled.
N/A iput This is eithe physical o logical pi. You coect this to <out_efclk_fgt_<X> > pot fom the F-Tile Refeece ad System PLL Clocks Itel® FPGA IP 27. The N-bit pots must coect to the same souce.
system_pll_clk_lik N/A iput This is eithe physical o logical pi. You coect this to <out_systempll_clk_0 > pot fom the F-Tile Refeece ad System PLL Clocks Itel® FPGA IP 27.
tx_pll_locked[N-1:0] asychoous output

Fo FGT ad FHT PMA TX PLLs, this sigal is sticky. Oce asseted, this sigal does ot deasset egadless of the lock state of the TX PLL util eithe the TX chael is eset (fo FGT PMAs) o the device is ecofigued (fo FHT PMAs).

This sigal goes high ude two coditios:
  1. TX PLL achieves lock to the efeece clock whe the efeece clock is withi the PPM theshold.
  2. I the pesece of a efeece clock, afte appoximately 150 µs (micosecod).

1’b1: The TX PLL has achieved lock at least oce o, i the pesece of a efeece clock, afte appoximately 150 µs.

1’b0: The TX PLL has eve achieved lock ad, i the pesece of a efeece clock, appoximately 150 µs have ot bee eached.

To check the actual TX PLL locked state, Altea ecommeds followig the Avalo® Memoy-Mapped sequeces povided i the Guidelies fo Obtaiig the Lock Status ad Resettig the FGT ad FHT TX PLLs sectio.

x_cd_divclk_lik0 N/A output Clock output fom FGT CDR divided clock. This sigal is used fo CPRI. F-tile icludes a total of two such pis. This pot is eithe physical o logical pi. If you eable, you must set the umbe of system copies to 1. This pot must coect to the i_cdclk_i pot of the F-Tile Refeece ad System PLL Clocks Itel® FPGA IP . This pot caot be eabled i a quad that has pimay PLL cofiguatio27. This sigal is ot suppoted fo FHT.
26 Pots edig i "_lik" must coect to the F-Tile Refeece ad System PLL Clocks Itel® FPGA IP. These pots caot be simulated.
27 Refe to Guidelies fo F-Tile Refeece ad System PLL Clocks Itel FPGA IP Usage fo efeece clock ad system PLL usage.