F-Tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 11/04/2024
Public
Document Table of Contents

3.4.7. RX PMA Status Signals

Table 52.  RX PMA Status SigalsRefe to Vaiables Defiig Bits fo the Itefacig Pots i Pot ad Sigal Refeece fo vaiable defiitios.
Sigal Name Clocks Domai/Resets Diectio Desciptio
fgt_x_sigal_detect[N-1:0] asychoous output FGT RX sigal detect idicato.
fgt_x_sigal_detect_lfps[N-1:0] asychoous output

Idicates SATA low fequecy peiodic sigalig (LFPS) sigal detectio.

x_is_lockedtoef[N-1:0] asychoous output CDR lock status sigal.
  • 1’b1 – CDR is fequecy locked to efeece clock withi the PPM theshold.
  • 1’b0 – CDR is ot fequecy locked withi the PPM theshold. Applicable to FGT PMA oly

Whe lockedtodata stays high, the lockedtoef sigal status is isigificat.

x_is_lockedtodata[N-1:0] asychoous output RX CDR data lock status sigal.
  • 1’b0: CDR is ot locked to data.
  • 1’b1: CDR is locked to data. Applicable to both FGT ad FHT PMA.

Whe asseted, idicates that the CDR is i locked-to-data mode. Whe cotiuously asseted ad does ot switch betwee asseted ad deasseted, you ca cofim that the CDR is actually locked to data.

fgt_x_set_locktoef[N-1:0] asychoous iput

1'b1: keep CDR i maual mode.

1'b0: keep CDR i auto mode.

fgt_x_set_locktodata[N-1:0] asychoous iput This sigal oly fuctios whe CDR is i maual mode ad fgt_x_set_locktoef is set to 1'b1.

1'b1: keep CDR i maual lock-to-data mode.

1'b0: keep CDR i maual lock-to-efeece mode.

fgt_x_cd_feeze[N-1: 0] asychoous iput This pot is used i GPON to feeze the CDR lock state duig iactive time-slots.
  • 1'b1: Feeze the CDR
  • 1'b0: Ufeeze the CDR
fgt_x_cd_fast_feeze_sel[N-1: 0] asychoous iput

This pot is used i GPON fo CDR feeze sigal select. Fo GPON mode, you must tie this sigal to 1'b0.