F-Tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 11/04/2024
Public
Document Table of Contents

3.4.10. Datapath Avalon® Memory Mapped Interface Signals

Table 56.  Datapath Avalo® Memoy Mapped Iteface Sigals (Eable Sepaate Avalo® Iteface pe Factue = 0)Refe to Vaiables Defiig Bits fo the Itefacig Pots i Pot ad Sigal Refeece fo vaiable defiitios.
Sigal Name Clocks Domai/Resets Diectio Desciptio
ecofig_pdp_clk Clock Iput Recofig Iteface Clock.

Altea ecommeds a fequecy of 100 to 250 MHz fo this clock.

ecofig_pdp_eset ecofig_pdp_clk Iput Recofiguatio Iteface Reset
ecofig_pdp_addess[13+K d :0] ecofig_pdp_clk Iput Recofig Iteface Addess. Wod addess. EMIB coe adapte ad soft CSR egistes use uused space of F-tile Datapath Avalo® memoy mapped 16-bit addess. Refe to Numbe of Datapath Memoy Mapped Avalo® Itefaces ad Additioal Addess Bits pe Iteface fo Kd values.
ecofig_pdp_byteeable [3:0] ecofig_pdp_clk Iput Byte Eable. If byteeable[3:0] is 4’b1111, 32-bit Dwod Access is assumed; othewise byte access is used.
ecofig_pdp_wite ecofig_pdp_clk Iput Recofig Wite
ecofig_pdp_ead ecofig_pdp_clk Iput Recofig Read
ecofig_pdp_witedata [31:0] ecofig_pdp_clk Iput Recofig Witedata
ecofig_pdp_eaddata [31:0] ecofig_pdp_clk Output Recofig Read data
ecofig_pdp_waitequest ecofig_pdp_clk Output Recofig Wait Request
ecofig_pdp_eaddatavalid ecofig_pdp_clk Output Recofig Read Data Valid. Optioal pot, available if the pot is eabled i paamete edito.
Table 57.  Datapath Avalo® Memoy Mapped Iteface Sigals (Eable Sepaate Avalo® Iteface pe factue = 1)Refe to Vaiables Defiig Bits fo the Itefacig Pots i Pot ad Sigal Refeece fo vaiable defiitios.
Sigal Name Clocks Domai/Resets Diectio Desciptio
ecofig_pdp<>_clk Clock Iput Recofig Iteface Clock.

Altea ecommeds a fequecy of 100 to 250 MHz fo this clock.

ecofig_pdp<>_eset_st<> ecofig_pdp<>_clk Iput Recofig Iteface Reset
ecofig_pdp<>_addess[13:0] ecofig_pdp<>_clk Iput Recofig Iteface Addess. EMIB coe adapte ad soft CSR egistes use uused space of F-tile Datapath. Avalo® memoy mapped 16-bit addess. Soft CSR is oly at _pdp0_ iteface fo sigle system IP.
ecofig_pdp<>_byteeable [3:0] ecofig_pdp<>_clk Iput Byte Eable. If byteeable[3:0] is 4’b1111, uses 32-bit Dwod Access; othewise uses byte access.
ecofig_pdp<>_wite_st ecofig_pdp<>_clk Iput Recofig Wite
ecofig_pdp<>_ead_st ecofig_pdp<>_clk Iput Recofig Read
ecofig_pdp<>_witedata[31:0] ecofig_pdp<>_clk Iput Recofig Witedata
ecofig_pdp<>_eaddata[31:0] ecofig_pdp<>_clk Output Recofig Read data
ecofig_pdp<>_waitequest ecofig_pdp<>_clk Output Recofig Wait Request
ecofig_pdp<>_eaddatavalid ecofig_pdp<>_clk Output Recofig Read Data Valid. Optioal pot, available if the pot is eabled o the GUI.