F-Tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 11/04/2024
Public
Document Table of Contents

3.8.5. Status Signals—Descriptions

Table 85.  Status Sigal DesciptiosRefe to Vaiables Defiig Bits fo the Itefacig Pots i Pot ad Sigal Refeece fo vaiable defiitios.
Name Width Domai Diectio Type Desciptio
tx_pll_locked [N-1:0] N Asychoous Output Diect

Fo FGT ad FHT PMA TX PLLs, this sigal is sticky. Oce asseted, this sigal does ot deasset egadless of the lock state of the TX PLL util eithe the TX chael is eset (fo FGT PMAs) o the device is ecofigued (fo FHT PMAs).

This sigal goes high ude two coditios:
  1. TX PLL achieves lock to the efeece clock whe the efeece clock is withi the PPM theshold.
  2. I the pesece of a efeece clock, afte appoximately 150 µs (micosecod).

1’b1: The TX PLL has achieved lock at least oce o, i the pesece of a efeece clock, afte appoximately 150 µs.

1’b0: The TX PLL has eve achieved lock ad, i pesece of a efeece clock, appoximately 150 µs have ot bee eached.

To check the actual TX PLL locked state, Altea ecommeds followig the Avalo® Memoy-Mapped sequeces povided i the Guidelies fo Obtaiig the Lock Status ad Resettig the FGT ad FHT TX PLLs sectio.

x_is_lockedtoef [N-1:0] N Asychoous Output Diect

CDR lock status sigal.

  • 1’b1 – CDR is fequecy locked to efeece clock withi the PPM theshold.
  • 1’b0 – CDR is ot fequecy locked withi the PPM theshold.

Applicable to FGT PMA oly. Whe lockedtodata stays high, the lockedtoef sigal status is isigificat.

x_is_lockedtodata [N-1:0] N Asychoous Output Diect RX CDR data lock status sigal.
  • 1’b0: CDR is ot locked to data.
  • 1’b1: CDR is locked to data. Applicable to both FGT ad FHT PMA.

Whe asseted, idicates that the CDR is i locked-to-data mode. Whe cotiuously asseted ad does ot switch betwee asseted ad deasseted, you ca cofim that the CDR is actually locked to data.