F-Tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 11/04/2024
Public
Document Table of Contents

3.6.5. FGT RX CDR Clock Output

You ca eable the x_cd_divclk_lik0 pot to output the FGT RX CDR clock fom the RX PMA to the efeece clock pi. You ca eable two FGT RX CDR clock outputs fo each F-Tile.
  • Oe output pot ca coect to efeece clock 8. You must place the souce i quad 2. You ca eable o disable this pot ad chage its souce though the RX CDR clock egiste of ay quad 2 PMA lae.
  • The othe output pot ca coect to efeece clock 9. You must place the souce i quad 3. You ca eable o disable this pot ad chage its souce though RX CDR clock egiste of ay quad 3 PMA lae.
The output fequecy of x_cd_divclk_lik0 = cd_f_ef_hz / cd__coute, whee:
  • cd_f_ef_hz is the RX CDR efeece clock fequecy, which is the FGT efeece clock fequecy.
  • cd__coute is the pe-divide o the RX path.
To get the cd__coute value, follow the steps below:
  1. Ru Suppot-Logic Geeatio i the Quatus® Pime Po Editio softwae.
  2. Ope the Compilatio Repot, ad go to Logic Geeatio ToolIP Paamete Settigs Repot.
  3. Seach fo cd__coute i the epot.
  4. You ca also seach fo cd_f_ef_hz to cofim the FGT efeece clock fequecy.
Figue 85. Compilatio Repot to Obtai the cd__coute Value