F-Tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 11/04/2024
Public
Document Table of Contents

3.4.9. PMA Avalon® Memory Mapped Interface Signals

Table 54.  PMA Avalo® Memoy Mapped Iteface Sigals (Eable Sepaate Avalo® Iteface pe PMA = 0)Refe to Vaiables Defiig Bits fo the Itefacig Pots i Pot ad Sigal Refeece fo full vaiable defiitios.
Sigal Name Clocks Domai/Resets Diectio Desciptio
ecofig_xcv_clk Clock Iput Recofig Iteface Clock.

Itel ecommeds a fequecy of 100 to 250 MHz fo this clock.

ecofig_xcv_eset ecofig_xcv_clk Iput Recofig Iteface Reset
ecofig_xcv_addess[17+K p:0] ecofig_xcv_clk Iput Recofig Iteface Addess K p=Ceilig(log2(N)). Uppe addess bits ae fo shaed PMA decodig if moe tha oe PMA exists.
ecofig_xcv_byteeable [3:0] ecofig_xcv_clk Iput Byte Eable. If byteeable[3:0] is 4’b1111, uses 32-bit Dwod Access; othewise uses byte access.
ecofig_xcv_wite ecofig_xcv_clk Iput Recofig Wite
ecofig_xcv_ead ecofig_xcv_clk Iput Recofig Read
ecofig_xcv_witedata [31:0] ecofig_xcv_clk Iput Recofig Wite data
ecofig_xcv_eaddata [31:0] ecofig_xcv_clk Output Recofig Read data
ecofig_xcv_waitequest ecofig_xcv_clk Output Recofig Wait Request
ecofig_xcv_eaddatavalid ecofig_xcv_clk Output Recofig Read Data Valid. Optioal pot, available if the pot is eabled i paamete edito.
Table 55.  PMA Avalo® Memoy Mapped Iteface Sigals (Eable Sepaate Avalo® Iteface pe PMA = 1 )Refe to Vaiables Defiig Bits fo the Itefacig Pots i Pot ad Sigal Refeece fo vaiable defiitios.
Sigal Name Clocks Domai/Resets Diectio Desciptio
ecofig_xcv<>_clk Clock Iput Recofig Iteface Clock.

Itel ecommeds a fequecy of 100 to 250 MHz fo this clock.

ecofig_xcv<>_eset ecofig_xcv<>_clk Iput Recofig Iteface Reset
ecofig_xcv<>_addess[17:0] ecofig_xcv<>_clk Iput Uppe addess bits ae fo shaed PMA decodig if moe tha 1 PMA exists.
ecofig_xcv<>_byteeable [3:0] ecofig_xcv<>_clk Iput Byte Eable. If byteeable[3:0] is 4’b1111, uses 32-bit Dwod; othewise uses byte access.
ecofig_xcv<>_wite ecofig_xcv<>_clk Iput Recofig Wite
ecofig_xcv<>_ead ecofig_xcv<>_clk Iput Recofig Read
ecofig_xcv<>_witedata [31:0] ecofig_xcv<>_clk Iput Recofig Wite data
ecofig_xcv<>_eaddata [31:0] ecofig_xcv<>_clk Output Recofig Read data
ecofig_xcv<>_waitequest ecofig_xcv<>_clk Output Recofig Wait Request
ecofig_xcv<>_eaddatavalid ecofig_xcv<>_clk Output Recofig Read Data Valid. Optioal pot, available if the pot is eabled i paamete edito.