F-Tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 11/04/2024
Public
Document Table of Contents

5.8.1. F-Tile Interface Planner Usage Example

The desig used icludes two 25.78125 Gbps NRZ PMA Diect FGT PMA laes, with a thoughput of 51.5625 Gbps, ad with the system PLL datapath clockig mode.
The example illustates the steps you eed to follow to use the Tile Iteface Plae tool i the Quatus® Pime softwae.
  1. Ru the Desig Aalysis substep ude Suppot-Logic Geeatio i the compilatio flow widow of Quatus® Pime softwae.
  2. Click the Tile Iteface Plae tool ico o the ight side of the compilatio flow widow to lauch the tool as show i the followig figue.
    Figue 114. Lauchig the Tile Iteface Plae
  3. Whe the tool successfully lauches, click o Update Pla ude the Flow pae o the left side to load ay saved plas ad begi tile iteface plaig as show i the followig figue.
    Figue 115. Update Pla i the Tile Iteface Plae
  4. Navigate to the Pla tab to visualize the desig elemets ad the tile floopla. Right click o ay of the desig elemets to see the available legal locatios i the ight pae fo that elemet, ad double click o oe of the locatios to place the IP elemet as show i the followig figue.
    Figue 116. Place Elemets i the Tile Iteface Plae
  5. Right click o ay of the desig elemets to make them fixed ad to save the placemet as show i the followig figue.
    Figue 117. Save Placemet i the Tile Iteface Plae
  6. Click o Save Assigmets i the Flow pae o the left, to save the placemets as .qsf assigmets as show i the followig figue.
    Figue 118. Save Assigmets i the Tile Iteface Plae
  7. Navigate to the Assigmets tab, to see the saved .qsf assigmets fo the desig as show i the followig figue.
    Figue 119. View Assigmets i the Tile Iteface Plae