GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide

ID 813754
Date 11/04/2024
Public
Document Table of Contents

4.10. Power Management

The GTS AXI Streaming has a power management register that allows you to manage Power Management messages. These registers are implemented in the soft control register space.
Note: Refer to Control Registers section for the details about the POWER MANAGEMENT CTRL register.
The GTS AXI Streaming IP supports the two mandatory power states: D0 (full power) and D3 (preparation for a loss of power). It does not support the optional D1 and D2 low-power states.
Table 21.  Device and Link Power States Relationship
Device Power State Link Power State
D0 L0
D1 (not supported) L1
D2 (not supported) L1
D3 L1, L2/L3 Ready
The GTS AXI Streaming IP provides the D-States Status register (D-States STS) to allow the application to read the D-State value of each function from the Hard IP controller.
Note: Refer to Control Registers section for the details about the D-States STS register.

The GTS AXI Streaming IP supports Active State Power Management (ASPM) which is a hardware-based link power conservation mechanism while the device is in the D0 device power state. You can enable and disable ASPM via the Active State PM Control field of the Link Control register as defined in the PCIe* Base Specification. The HIP handles the transition into and out of ASPM states. ASPM defined two low power states, L0s (standby state) and L1 ASPM.L0s state, provide considerable power saving but still allow quick entry and exit. L1 state provides greater power conservation than L0s for applications where longer entry and exit latencies are acceptable.