GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide

ID 813754
Date 11/04/2024
Public
Document Table of Contents

4.8.5. Data and Header Packing Scheme

GTS AXI Steamig IP uses simple packig scheme with a ilie heade packet fomat whee the heade is peseted o the same bus as data.

The simple packig scheme isets a heade statig at a fixed locatio. The heade always stats fom Byte Idex 0. The ule of heade statig o Byte Idex 0 costais the desig to sed oe packet pe cycle.

The PCIe* 4.0 x2/ PCIe* 4.0 x1 ad all PCIe* 3.0 modes except PCIe* 3.0 x8 ca take advatage of the 128-bit wide PLD iteface. The 128-bit wide iteface allows you to build desig with smalle data path width. With the 128-bit iteface, the heade is tasfeed ove two clock cycles povided teady sigal is asseted.

The HIP IF Adapto Tdata bus width vaies based o lik width ad lik speed to meet specific badwidth equiemet.

The followig table lists the simple packig data width ad the optimum PLD clock equiemets to meet the lik badwidth goal.
Table 20.  Simple Packig Data Width ad Optimum PLD Clock Fequecy
Mode Data Width PLD Clock Fequecy (MHz) Numbe of Steams
PCIe* 4.0 x8 512 500 1
PCIe* 4.0 x4/ PCIe* 3.0 x8 256 350 1
PCIe* 4.0 x2/ PCIe* 3.0 x4 128 300 1
PCIe* 4.0 x1/ PCIe* 3.0 x2/ PCIe* 3.0 x1 128 200 1