Visible to Intel only — GUID: dis1711334960573
Ixiasoft
Visible to Intel only — GUID: dis1711334960573
Ixiasoft
6.15. Precision Time Measurement (PTM) Interface
The GTS AXI Steamig IP povides a wies iteface fo PTM hadshake oly whe opeatig i Edpoit mode.
The PTM sigals equie accuate tasfe latecy so that compesatio is doe o the eceivig ed to get the best PTM accuacy. Hece, the PTM sigals ae i wies ad clocked by coeclkout_hip. The data path latecy of the PTM iteface is factoed ito the PTM clock values output by the iteface. The applicatio ca maually tigge the PTM cotext update equests though the wie iteface.
Sigal Name | Diectio | Pot Mode | Clock Domai | Desciptio |
---|---|---|---|---|
p<>_ptm_cotext_valid | Output | EP | coeclkout_hip_toapp | Asseted whe PTM cotext is valid. Rate chage, lik state chage, o eo i the eceived PTM message causes p<>_ptm_cotext_valid to be ivalidated. |
p<>_stat_ptm_ewclk_value | Output | EP | coeclkout_hip_toapp | Asseted high fo oe clock. Idicates stat of a ew PTM clock value. |
p<>_ptm_ewclk_value | Output | EP | coeclkout_hip_toapp | Seialized output fo the PTM clock value. Valid fo 64 clock cycles statig with p<>_stat_ptm_ewclk_value assetio. The LSB of the sapshot is seialized fist. |
p<>_ptm_clock_coectio | Output | EP | coeclkout_hip_toapp | Seialized output fo the PTM coectio value. Valid fo 64 clock cycles statig with p<>_stat_ptm_ewclk_value assetio. The LSB of the sapshot is seialized fist. The PTM clock coectio is used to idicate the amout by which the ew PTM clock value has bee coected. ART ca use this to delay the local clock coute i the FPGA. |
p<>_ptm_maual_update | Iput | EP | coeclkout_hip_toapp | Applicatio assets this sigal to maually tigge the PTM time update withi the PCIe* cotolle. |
The figue below shows a timig diagam fo both automatic PTM updates to the applicatio ad maual update equests fom the applicatio.