GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide

ID 813754
Date 11/04/2024
Public
Document Table of Contents

2.4. Recommended FPGA Fabric Speed Grades

Table 5.   Agilex™ 5 Recommeded FPGA Fabic Speed Gades fo All AXI-Steam Width ad Fequecies
Lae Rate Lik Cofiguatio Applicatio Iteface Data Width (i bits) Applicatio Clock Fequecy (MHz) Recommeded FPGA Fabic Speed Gades
PCIe* 4.0 x8 512 500

-1

-2

450
400
350
300
250
200
x4 256 350

-1

-2

-3

-4

300
250
200
x2 128 300

-1

-2

-3

-4

250
200
x1 128

300

-1

-2

-3

-4

250

200

PCIe* 3.0 x8 256 350

-1

-2

-3

300
250
200
x4 128 300

-1

-2

-3

-4

-5

250

-1

-2

-3

-4

-5

-6

200
x2 128 300

-1

-2

-3

-4

-5

250

-1

-2

-3

-4

-5

-6

200
x1 128 300

-1

-2

-3

-4

-5

250

-1

-2

-3

-4

-5

-6

200
Attetio: PCIe* 4.0 is oly suppoted i -1, -2, -3, ad -4 speed gade devices.
Note:
  1. Select the optimum PLD clock fequecy to achieve maximum badwidth. Refe to the Simple Packig Data Width ad Optimum PLD Clock Fequecy table fo moe details o the PLD clock fequecies.
  2. Highe tha the optimum PLD clock fequecy is allowed fo some of the Had IP modes above povided that the timig equiemets ca be met.