Visible to Intel only — GUID: iso1696476756555
Ixiasoft
1. Introduction
2. Features
3. Getting Started with GTS AXI Streaming IP
4. IP Architecture and Functional Description
5. IP Parameters
6. Interfaces and Signals
7. Registers
8. Document Revision History for the GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide
A. Troubleshooting/Debugging
B. PIPE Mode Simulation
C. Implementation of Address Translation Services (ATS) in Endpoint Mode
3.1. Downloading and Installing Quartus® Prime Software
3.2. Configuring and Generating the GTS AXI Streaming IP
3.3. Configuring and Generating GTS System PLL Clocks Intel® FPGA IP
3.4. Configuring and Generating GTS Reset Sequencer Intel® FPGA IP
3.5. Instantiating and Connecting GTS AXI Streaming IP Interfaces (and Other IPs)
3.6. Simulating the GTS AXI Streaming IP Variant
3.7. Compiling the GTS AXI Streaming IP Variant
4.1. Clocking
4.2. Resets
4.3. PCIe* Hard IP
4.4. Hard IP Interface (IF) Adaptor
4.5. Interrupts
4.6. Transaction Ordering
4.7. TX Non-Posted Metering Requirement on Application
4.8. AXI4-Stream Interface
4.9. Tag Allocation
4.10. Power Management
4.11. Config Retry Status Enable
4.12. Hot-Plug
4.13. Configuration Space Extension
4.14. Page Request Service (EP only)
4.15. Precision Time Measurement (PTM)
4.16. Single Root I/O Virtualization (SR-IOV)
4.17. Transaction Layer Packet (TLP) Bypass Mode
4.18. Scalable IOV
6.1. Overview
6.2. Clocks and Resets
6.3. AXI4-Stream Interfaces
6.4. Configuration Intercept Interface
6.5. Configuration Extension Bus (CEB) Interface
6.6. Control Shadow Interface
6.7. Transmit Flow Control Credit Interface
6.8. Completion Timeout Interface
6.9. Control and Status Register Responder Interface
6.10. Function Level Reset Interface
6.11. TLP Bypass Error Reporting Interface
6.12. Error Interface
6.13. VF Error Flag Interface
6.14. VIRTIO PCI* Configuration Access Interface
6.15. Precision Time Measurement (PTM) Interface
6.16. Serial Data Signals
6.17. Miscellaneous Signals
7.6.1. VF PCI-Compatible Configuration Space Header Type0
7.6.2. VF PCI Express* Capability Structure
7.6.3. VF Message Signal Interrupt Extended (MSI-X) Capability Structure
7.6.4. VF Alternative Routing ID (ARI) Capability Structure
7.6.5. VF TLP Processing Hints (TPH) Capability Structure
7.6.6. VF Address Translation Services (ATS) Capability Structure
7.6.7. VF Access Control Services (ACS) Capability Structure
7.6.2.1. PCI Express* Capability List Register
7.6.2.2. PCI Express* Device Capabilities Register
7.6.2.3. PCI Express* Device Control and Status Register
7.6.2.4. Link Capabilities Register
7.6.2.5. Link Control and Status Register
7.6.2.6. PCI Express* Device Capabilities 2 Register
7.6.2.7. PCI Express* Device Control and Status 2 Register
7.6.2.8. Link Capabilities 2 Register
7.6.2.9. Link Control and Status 2 Register
Visible to Intel only — GUID: iso1696476756555
Ixiasoft
4.8.1. Header Format
The followig table lists heade fields, thei byte positios ad bit positios o the Tdata bus.
Tdata Heade Byte Idex | Heade Fields | Bits | Tdata Bit Positio Ed | Tdata Bit Positio Stat |
---|---|---|---|---|
Byte 15 – Byte 0 | PCIe* Heade | 128 | 127 | 0 |
Byte 19 – Byte 16 | Pefix | 24 | 151 | 128 |
Pefix Type | 5 | 156 | 152 | |
Pefix Peset | 1 | 157 | 157 | |
Reseved | 2 | 159 | 158 | |
Byte 23 – Byte 20 | PF Numbe | 3 | 162 | 160 |
VF Numbe | 11 | 173 | 163 | |
VF Active | 1 | 174 | 174 | |
BAR umbe | 4 | 178 | 175 | |
Slot umbe | 5 | 183 | 179 | |
Reseved | 8 | 191 | 184 | |
Byte 31 – Byte 24 | Reseved | 64 | 255 | 192 |
The followig figue shows a stadad PCIe* heade fomat.
Figue 23. PCIe* Heade fo Memoy TLP with 64 Bit Addessig (4DW Heade)
The PCI* specificatio stadad heade fomat is mapped to a AXI-Steam Tdata iteface as show i followig figues:
Figue 24. PCIe* Heade Mappig o Tdata Bus (4DW Heade)
Figue 25. PCIe* Heade fo Memoy TLP with 32 Bit Addessig (3DW Heade)
Figue 26. PCIe* Heade Mappig o Tdata Bus (3DW Heade)