Visible to Intel only — GUID: hbv1696438550709
Ixiasoft
1. Introduction
2. Features
3. Getting Started with GTS AXI Streaming IP
4. IP Architecture and Functional Description
5. IP Parameters
6. Interfaces and Signals
7. Registers
8. Document Revision History for the GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide
A. Troubleshooting/Debugging
B. PIPE Mode Simulation
C. Implementation of Address Translation Services (ATS) in Endpoint Mode
3.1. Downloading and Installing Quartus® Prime Software
3.2. Configuring and Generating the GTS AXI Streaming IP
3.3. Configuring and Generating GTS System PLL Clocks Intel® FPGA IP
3.4. Configuring and Generating GTS Reset Sequencer Intel® FPGA IP
3.5. Instantiating and Connecting GTS AXI Streaming IP Interfaces (and Other IPs)
3.6. Simulating the GTS AXI Streaming IP Variant
3.7. Compiling the GTS AXI Streaming IP Variant
4.1. Clocking
4.2. Resets
4.3. PCIe* Hard IP
4.4. Hard IP Interface (IF) Adaptor
4.5. Interrupts
4.6. Transaction Ordering
4.7. TX Non-Posted Metering Requirement on Application
4.8. AXI4-Stream Interface
4.9. Tag Allocation
4.10. Power Management
4.11. Config Retry Status Enable
4.12. Hot-Plug
4.13. Configuration Space Extension
4.14. Page Request Service (EP only)
4.15. Precision Time Measurement (PTM)
4.16. Single Root I/O Virtualization (SR-IOV)
4.17. Transaction Layer Packet (TLP) Bypass Mode
4.18. Scalable IOV
6.1. Overview
6.2. Clocks and Resets
6.3. AXI4-Stream Interfaces
6.4. Configuration Intercept Interface
6.5. Configuration Extension Bus (CEB) Interface
6.6. Control Shadow Interface
6.7. Transmit Flow Control Credit Interface
6.8. Completion Timeout Interface
6.9. Control and Status Register Responder Interface
6.10. Function Level Reset Interface
6.11. TLP Bypass Error Reporting Interface
6.12. Error Interface
6.13. VF Error Flag Interface
6.14. VIRTIO PCI* Configuration Access Interface
6.15. Precision Time Measurement (PTM) Interface
6.16. Serial Data Signals
6.17. Miscellaneous Signals
7.6.1. VF PCI-Compatible Configuration Space Header Type0
7.6.2. VF PCI Express* Capability Structure
7.6.3. VF Message Signal Interrupt Extended (MSI-X) Capability Structure
7.6.4. VF Alternative Routing ID (ARI) Capability Structure
7.6.5. VF TLP Processing Hints (TPH) Capability Structure
7.6.6. VF Address Translation Services (ATS) Capability Structure
7.6.7. VF Access Control Services (ACS) Capability Structure
7.6.2.1. PCI Express* Capability List Register
7.6.2.2. PCI Express* Device Capabilities Register
7.6.2.3. PCI Express* Device Control and Status Register
7.6.2.4. Link Capabilities Register
7.6.2.5. Link Control and Status Register
7.6.2.6. PCI Express* Device Capabilities 2 Register
7.6.2.7. PCI Express* Device Control and Status 2 Register
7.6.2.8. Link Capabilities 2 Register
7.6.2.9. Link Control and Status 2 Register
Visible to Intel only — GUID: hbv1696438550709
Ixiasoft
3.4. Configuring and Generating GTS Reset Sequencer Intel® FPGA IP
Followig is the pocess to cofigue ad geeate the GTS Reset Sequece Itel® FPGA IP. You have to istatiate oly oe GTS Reset Sequece Itel® FPGA IP fo all the PCIe* ad o- PCIe* chaels o a side of the device.
- Select GTS Reset Sequece Itel® FPGA IP i the IP Catalog.
- A New IP Vaiat widow appeas. Specify a top-level ame fo you ew custom IP vaiatio. The Paamete Edito saves the IP vaiatio settigs i a file amed <you_ip>.ip.
- Click Ceate. The Paamete Edito appeas. Set the umbe of baks ad laes.
- If the desig oly has PCIe* chaels o a side of the device, select the Eable PCIE ad/o HPS USB3.1 oly desig optio.
- Set the Numbe of Lae based o the total umbe of o- PCIe* chaels o the side of the device used i the desig. The umbe of PCIe* chaels ae ot couted i the Numbe of Lae paametes.
- Fo a PCIe* x8 desig, set Numbe of Bak(s) to 2. Fo x4/x2/x1 desigs, set Numbe of Bak(s) to 1.
Note: Fo moe desciptios of coectig the GTS Reset Sequece Itel® FPGA IP, efe to the Implemetig the GTS Reset Sequece Itel® FPGA IP sectio i the GTS Tasceive PHY Use Guide .