GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide

ID 813754
Date 11/04/2024
Public
Document Table of Contents

A.2.1. Overview

The Agilex™ 5 Debug Toolkit is a System Cosole-based tool that povides eal-time cotol, moitoig ad debuggig of the PCIe* liks at the Physical Laye.

The Agilex™ 5 Debug Toolkit allows you to:

  • View potocol ad lik status of the PCIe* liks.
  • View PLL ad pe-chael status of the PCIe* liks.
  • View the chael aalog settigs.
  • Idicate the pesece of a e-time coected betwee the lik pates.
Note: The cuet vesio of Quatus® Pime suppots eablig the Debug Toolkit fo the Edpoit mode oly, ad with the Liux ad Widows opeatig systems oly.

The followig figue povides a oveview of the Agilex™ 5 Debug Toolkit i the GTS AXI Steamig IP.

Figue 72. Oveview of the Agilex™ 5 Debug Toolkit

Whe you eable the Agilex™ 5 Debug Toolkit, the GTS AXI Steamig IP module of the geeated IP icludes the Debug Toolkit modules ad elated logic as show i the figue above.

Dive the Debug Toolkit fom System Cosole. The System Cosole coects to the Debug Toolkit via the Native PHY Debug Maste Edpoit (NPDME). Make this coectio via a Itel® FPGA Dowload Cable.

Whe the Debug Toolkit is eabled, a multiplexe is implemeted to allow switchig betwee the Cotol ad Status Registe Respode Iteface ad the System Cosole-based Debug Toolkit. This allows you to switch betwee the use logic divig the Cotol ad Status Registe Respode Iteface ad the Debug Toolkit, as both access the same set of egistes withi the Had IP.

Note: The Cotol ad Status Registe Respode Iteface has the default access (the default is whe toolkit_mode = 0). Upo lauchig the Debug Toolkit fom System Cosole, toolkit_mode is automatically set to 1 fo DTK access. Upo exitig (closig) the Debug Toolkit widow of the System Cosole, toolkit_mode is automatically set to 0 fo use access.

The Debug Toolkit is lauched successfully oly if pedig ead/wite tasactios o the Cotol ad Status Registe Respode Iteface ae completed (as idicated by the deassetio of the ecofig_waitequest sigal).

Note: Upo beig lauched fom System Cosole, the Debug Toolkit fist checks if ay of the waitequest sigals fom the Had IP ae asseted (which meas thee is a ogoig equest fom you). The System Cosole message widow shows a eo message to let you kow thee is a ogoig equest ad the Debug Toolkit caot be lauched.

Povide a clock souce (100 MHz–250 MHz) to dive the axi_lite_clk clock. Use the output of the Reset Release Itel® FPGA IP to dive the iit_doe, which povides the eset sigal to the NPDME module.