GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide

ID 813754
Date 11/04/2024
Public
Document Table of Contents

6.5.2. Configuration Extension Bus Response Interface

The applicatio etus ead data fo equests eceived fom the Cofiguatio Extesio Bus Request iteface usig Cofiguatio Extesio Bus Respose iteface. The GTS AXI Steamig IP is always eady to accept esposes fom the applicatio. The applicatio should povide espose data with a valid qualifie.
Table 66.  Cofiguatio Extesio Bus Respose Iteface = 0 o 1, p0 = pot 0, ad p1 = pot 1
Note: Pot 1 is oly available i D-Seies FPGAs
EP = Edpoit, RP = Root Pot, BP = TLP Bypass
Sigal Name Diectio Pot Mode Clock Domai Desciptio
p<>_ss_app_st_cebesp_tvalid Iput EP p<>_axi_lite_clk

The applicatio should asset this sigal fo oe clock to idicate that valid data is dive o the p<>_app_ss_st_cebesp_tdata bus.

p<>_app_ss_st_cebesp_tdata[31:0] Iput EP p<>_axi_lite_clk

Respose data fom the applicatio fo ead equest issued usig st_cebeq iteface.

The followig figue shows the timig diagam fo back-to-back wite ad ead commads; the fist commad seds wite fo all fou bytes of egiste located at addess 4. The secod commad seds a wite fo byte 3 ad byte 2 of same egiste. The thid commad seds a ead fo same egiste. Upo eceivig the ead commad o the st_cebeq iteface, the applicatio etus data o st_cebesp iteface. The data etued is 0x05080201 as the uppe two bytes ae modified by the secod wite.
Figue 53. Timig Diagam fo Cofiguatio Extesio Bus Respose Iteface