Visible to Intel only — GUID: nch1711586076357
Ixiasoft
1. Introduction
2. Features
3. Getting Started with GTS AXI Streaming IP
4. IP Architecture and Functional Description
5. IP Parameters
6. Interfaces and Signals
7. Registers
8. Document Revision History for the GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide
A. Troubleshooting/Debugging
B. PIPE Mode Simulation
C. Implementation of Address Translation Services (ATS) in Endpoint Mode
3.1. Downloading and Installing Quartus® Prime Software
3.2. Configuring and Generating the GTS AXI Streaming IP
3.3. Configuring and Generating GTS System PLL Clocks Intel® FPGA IP
3.4. Configuring and Generating GTS Reset Sequencer Intel® FPGA IP
3.5. Instantiating and Connecting GTS AXI Streaming IP Interfaces (and Other IPs)
3.6. Simulating the GTS AXI Streaming IP Variant
3.7. Compiling the GTS AXI Streaming IP Variant
4.1. Clocking
4.2. Resets
4.3. PCIe* Hard IP
4.4. Hard IP Interface (IF) Adaptor
4.5. Interrupts
4.6. Transaction Ordering
4.7. TX Non-Posted Metering Requirement on Application
4.8. AXI4-Stream Interface
4.9. Tag Allocation
4.10. Power Management
4.11. Config Retry Status Enable
4.12. Hot-Plug
4.13. Configuration Space Extension
4.14. Page Request Service (EP only)
4.15. Precision Time Measurement (PTM)
4.16. Single Root I/O Virtualization (SR-IOV)
4.17. Transaction Layer Packet (TLP) Bypass Mode
4.18. Scalable IOV
6.1. Overview
6.2. Clocks and Resets
6.3. AXI4-Stream Interfaces
6.4. Configuration Intercept Interface
6.5. Configuration Extension Bus (CEB) Interface
6.6. Control Shadow Interface
6.7. Transmit Flow Control Credit Interface
6.8. Completion Timeout Interface
6.9. Control and Status Register Responder Interface
6.10. Function Level Reset Interface
6.11. TLP Bypass Error Reporting Interface
6.12. Error Interface
6.13. VF Error Flag Interface
6.14. VIRTIO PCI* Configuration Access Interface
6.15. Precision Time Measurement (PTM) Interface
6.16. Serial Data Signals
6.17. Miscellaneous Signals
7.6.1. VF PCI-Compatible Configuration Space Header Type0
7.6.2. VF PCI Express* Capability Structure
7.6.3. VF Message Signal Interrupt Extended (MSI-X) Capability Structure
7.6.4. VF Alternative Routing ID (ARI) Capability Structure
7.6.5. VF TLP Processing Hints (TPH) Capability Structure
7.6.6. VF Address Translation Services (ATS) Capability Structure
7.6.7. VF Access Control Services (ACS) Capability Structure
7.6.2.1. PCI Express* Capability List Register
7.6.2.2. PCI Express* Device Capabilities Register
7.6.2.3. PCI Express* Device Control and Status Register
7.6.2.4. Link Capabilities Register
7.6.2.5. Link Control and Status Register
7.6.2.6. PCI Express* Device Capabilities 2 Register
7.6.2.7. PCI Express* Device Control and Status 2 Register
7.6.2.8. Link Capabilities 2 Register
7.6.2.9. Link Control and Status 2 Register
Visible to Intel only — GUID: nch1711586076357
Ixiasoft
A.2.4.3.2. TX Path
This tab allows you to moito the tasmitte settigs fo the chael selected.
Paametes | Values | Desciptios | |
---|---|---|---|
TX Status | TX Electical Idle | Tue, False | Idicates if TX is i electical idle.
|
TX PLL | TX PLL lock | Gee, Red | Idicates if TX PLL is locked.
|
TX Equalizatio | TX Equalizatio Status | Not attempted, Completed, Usuccessful | Idicates tasmitte equalizatio status. The TX local ad emote paametes ae valid oly whe the value of Equalizatio status is etued as completed, idicatig equalizatio has completed successfully. |
TX Local Peset | P0 to P10 | Idicates the tasmitte dive peset value as equested by the lik pate duig the Equalizatio phase of lik taiig. If the peset is ot oe of these values, the o value is show. | |
Local Pe-shoot coefficiet | Depeds o the coefficiet equested by the lik pate. | Idicates the tasmitte dive output pe-emphasis (pe-cuso coefficiet value). | |
Local mai coefficiet | Depeds o the coefficiet equested by the lik pate. | Idicates the tasmitte dive output pe-emphasis (mai cuso coefficiet value). | |
Local post coefficiet | Depeds o the coefficiet equested by the lik pate. | Idicates the tasmitte dive output pe-emphasis (post-cuso coefficiet value). | |
Remote Pe-shoot coefficiet 6 | Depeds o the tasmitte dive output of the lik pate. | Idicates lik pate's tasmitte dive's output pe-cuso coefficiet value, as eceived by Agilex™ 5 duig the Equalizatio phase of lik taiig. Whe Agilex™ 5 is cofigued i Edpoit mode, this value coespods to the coefficiet eceived duig Phase 2 of Equalizatio. | |
Remote mai coefficiet6 | Depeds o the tasmitte dive output of the lik pate. | Idicates lik pate's tasmitte dive's output mai cuso coefficiet value, as eceived by Agilex™ 5 duig the Equalizatio phase of lik taiig. Whe Agilex™ 5 is cofigued i Edpoit mode, this value coespods to the coefficiet eceived duig Phase 2 of Equalizatio. | |
Remote post coefficiet6 | Depeds o the tasmitte dive output of the lik pate. | Idicates the lik pate's tasmitte dive's output post-cuso coefficiet value, as eceived by Agilex™ 5 duig the Equalizatio phase of lik taiig. Whe Agilex™ 5 is cofigued i Edpoit mode, this value coespods to the coefficiet eceived duig Phase 2 of Equalizatio. | |
Remote full swig (fs)6 | Depeds o the device capability of the lik pate. | Idicates the full swig value used by the lik pate duig the Equalizatio phase of lik taiig. | |
Remote low fequecy (lf)6 | Depeds o the device capability of the lik pate. | Idicates the low fequecy value used by the lik pate duig the Equalizatio phase of lik taiig. |
Figue 76. Example of Tasmitte Settigs
6 Refe to the followig sectios of the PCI Expess* Base Specificatio Revisio 4.0: 4.2.3 Lik Equalizatio Pocedue fo 8.0 GT/s ad Highe Data Rates ad 8.3.3 Tx Voltage Paametes.