GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide

ID 813754
Date 11/04/2024
Public
Document Table of Contents

A.2.4.3.2. TX Path

This tab allows you to moito the tasmitte settigs fo the chael selected.

Table 121.  Tasmitte Settigs
  Paametes Values Desciptios
TX Status TX Electical Idle Tue, False Idicates if TX is i electical idle.
  • Tue: idicates TX is i electical idle.
  • False: idicates TX is out of electical idle.
TX PLL TX PLL lock Gee, Red Idicates if TX PLL is locked.
  • Gee: TX PLL is locked.
  • Red: TX PLL is ot locked.
TX Equalizatio TX Equalizatio Status Not attempted, Completed, Usuccessful Idicates tasmitte equalizatio status. The TX local ad emote paametes ae valid oly whe the value of Equalizatio status is etued as completed, idicatig equalizatio has completed successfully.
TX Local Peset P0 to P10 Idicates the tasmitte dive peset value as equested by the lik pate duig the Equalizatio phase of lik taiig. If the peset is ot oe of these values, the o value is show.
Local Pe-shoot coefficiet Depeds o the coefficiet equested by the lik pate. Idicates the tasmitte dive output pe-emphasis (pe-cuso coefficiet value).
Local mai coefficiet Depeds o the coefficiet equested by the lik pate. Idicates the tasmitte dive output pe-emphasis (mai cuso coefficiet value).
Local post coefficiet Depeds o the coefficiet equested by the lik pate. Idicates the tasmitte dive output pe-emphasis (post-cuso coefficiet value).
Remote Pe-shoot coefficiet 6 Depeds o the tasmitte dive output of the lik pate. Idicates lik pate's tasmitte dive's output pe-cuso coefficiet value, as eceived by Agilex™ 5 duig the Equalizatio phase of lik taiig. Whe Agilex™ 5 is cofigued i Edpoit mode, this value coespods to the coefficiet eceived duig Phase 2 of Equalizatio.
Remote mai coefficiet6 Depeds o the tasmitte dive output of the lik pate. Idicates lik pate's tasmitte dive's output mai cuso coefficiet value, as eceived by Agilex™ 5 duig the Equalizatio phase of lik taiig. Whe Agilex™ 5 is cofigued i Edpoit mode, this value coespods to the coefficiet eceived duig Phase 2 of Equalizatio.
Remote post coefficiet6 Depeds o the tasmitte dive output of the lik pate. Idicates the lik pate's tasmitte dive's output post-cuso coefficiet value, as eceived by Agilex™ 5 duig the Equalizatio phase of lik taiig. Whe Agilex™ 5 is cofigued i Edpoit mode, this value coespods to the coefficiet eceived duig Phase 2 of Equalizatio.
Remote full swig (fs)6 Depeds o the device capability of the lik pate. Idicates the full swig value used by the lik pate duig the Equalizatio phase of lik taiig.
Remote low fequecy (lf)6 Depeds o the device capability of the lik pate. Idicates the low fequecy value used by the lik pate duig the Equalizatio phase of lik taiig.
Figue 76. Example of Tasmitte Settigs
6 Refe to the followig sectios of the PCI Expess* Base Specificatio Revisio 4.0: 4.2.3 Lik Equalizatio Pocedue fo 8.0 GT/s ad Highe Data Rates ad 8.3.3 Tx Voltage Paametes.