GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide

ID 813754
Date 11/04/2024
Public
Document Table of Contents

6.17. Miscellaneous Signals

Table 81.  Miscellaeous Sigals = 0 o 1, p0 = pot 0, ad p1 = pot 1
Note: Pot 1 is oly available i D-Seies FPGAs
Sigal Name Diectio Clock Domai Desciptio
p<>_ss_app_se Output p<>_axi_st_clk

Idicates System Eo is detected.

I TLP Bypass mode idicates physical, data lik, ad tasactio laye eo detected by the PCIe* Had IP.

p<>_ss_app_dlup Output p<>_axi_st_clk

Whe asseted, this sigal idicates Data Lik Laye is up.

p<>_ss_app_likup Output p<>_axi_st_clk

Whe asseted, this sigal idicates the lik is up.

p<>_ss_app_it_status Output p<>_axi_st_clk

This sigal dives legacy iteupts to the Applicatio Laye. The souce of the iteupt is logged i the Root Pot Iteupt Status egistes i the Pot Cofiguatio ad Status egistes.

Note: Applicable oly i Root Pot Mode.
p<>_ss_app_supise_dow_e Output Asyc

Idicates that a supise dow evet is occuig i the PCIe* Had IP cotolle. Applicable fo Dowsteam Pot mode oly.

p<>_ss_app_ltssmstate[5:0] Output p<>_axi_st_clk
Idicates the LTSSM state:
  • 6'h00: S_DETECT_QUIET
  • 6'h01: S_DETECT_ACT
  • 6'h02: S_POLL_ACTIVE
  • 6'h03: S_POLL_COMPLIANCE
  • 6'h04: S_POLL_CONFIG
  • 6'h05: S_PRE_DETECT_QUIET
  • 6'h06: S_DETECT_WAIT
  • 6'h07: S_CFG_LINKWD_START
  • 6'h08: S_CFG_LINKWD_ACEPT
  • 6'h09: S_CFG_LANENUM_WAI
  • 6'h0A: S_CFG_LANENUM_ACEPT
  • 6'h0B: S_CFG_COMPLETE
  • 6'h0C: S_CFG_IDLE
  • 6'h0D: S_RCVRY_LOCK
  • 6'h0E: S_RCVRY_SPEED
  • 6'h0F: S_RCVRY_RCVRCFG
  • 6'h10: S_RCVRY_IDLE
  • 6'h11: S_L0
  • 6'h12: S_L0S
  • 6'h13: S_L123_SEND_EIDLE
  • 6'h14: S_L1_IDLE
  • 6'h15: S_L2_IDLE
  • 6'h16: S_L2_WAKE
  • 6'h17: S_DISABLED_ENTRY
  • 6'h18: S_DISABLED_IDLE
  • 6'h19: S_DISABLED
  • 6'h1A: S_LPBK_ENTRY
  • 6'h1B: S_LPBK_ACTIVE
  • 6'h1C: S_LPBK_EXIT
  • 6'h1D: S_LPBK_EXIT_TIMEOUT
  • 6'h1E: S_HOT_RESET_ENTRY
  • 6'h1F: S_HOT_RESET
  • 6'h20: S_RCVRY_EQ0
  • 6'h21: S_RCVRY_EQ1
  • 6'h22: S_RCVRY_EQ2
  • 6'h23: S_RCVRY_EQ3