GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide

ID 813754
Date 11/04/2024
Public
Document Table of Contents

6.10.1. Function Level Reset Received Interface

Table 72.  Fuctio Level Reset Received Iteface = 0 o 1, p0 = pot 0, ad p1 = pot 1
Note: Pot 1 is oly available i D-Seies FPGAs
EP = Edpoit, RP = Root Pot, BP = TLP Bypass
Sigal Name Diectio Pot Mode Clock Domai Desciptio
p<>_ss_app_st_flcvd_tvalid Output EP p<>_axi_lite_clk Whe asseted, idicates a FLR equest eceived fom HOST. The sigal is valid fo oe clock cycle.
p<>_ss_app_st_flcvd_tdata[19:0] Output EP p<>_axi_lite_clk

Valid whe p<>_ss_app_st_flcvd_tvalid asset.

  • Bit[2:0]: The PF Numbe of FLR Completio.
  • Bit[13:3]: Idicates child VF Numbe of paet PF idicated by PF Numbe.
  • Bit[14]: Idicates completio is fom Vitual Fuctio implemeted i cotolle’s physical fuctio.
  • Bit[19:15]: Reseved.

The figue below shows timig diagam fo fuctio level eset idicatio to the applicatio.

The fist commad idicates FLR fo Physical Fuctio = 1.

The secod ad thid back-to-back idicatios ae fo VF, the p<>_ss_app_st_flcvd_tdata[14] high idicates FLR is eceived fo Vitual Fuctio.

The fouth commad sigals FLR fo PF=0.

Figue 57. Fuctio Level Reset Received Iteface