GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide

ID 813754
Date 11/04/2024
Public
Document Table of Contents

4.3. PCIe* Hard IP

The PCIe* Had IP implemets the fuctioality of the PCIe* potocol. The Had IP implemets Physical, Data Lik, ad Tasactio Layes of the potocol. The Had IP hadles lik taiig, DLLP exchages, cedit hadlig, BAR decode, ad eo hadlig i omal mode. It also implemets SR-IOV fuctioality fo vitualizatio applicatios.

The Agilex™ 5 FPGAs ad SoCs povide two vaiats of the PCIe* Had IP: PCIe* 4.0 x8 Had IP fo the pefomace-optimized D-Seies FPGAs ad PCIe* 4.0 x4 Had IP fo the powe-optimized E-Seies FPGAs. I the E-Seies devices, the PCIe* 4.0 x4 Had IP cosists of a PCIe* x4 cotolle ad is available i evey tasceive bak. While i the D-Seies devices, the PCIe* 4.0 x8 Had IP spas two tasceive baks ad cosists of a PCIe* x8 cotolle ad a PCIe* x4 cotolle. The PCIe* x8 cotolle ca also suppot a x4 lik ad hece the PCIe* 4.0 x8 Had IP i the D-Seies devices ca be cofigued to suppot two idepedet PCIe* x4 liks. Thee ae efeece clock pis ad a System PLL i each tasceive bak, ad eset pis i the HVIO baks to eable idepedet PCIe* liks. Whe the PCIe* Had IP is cofigued to suppot PCIe* 4.0 x8 mode with two tasceive baks combied, oly the PCIe* x8 cotolle ad the System PLL i the uppe bak ae active.

Figue 12.  Agilex™ 5 PCIe* 4.0 x4 Had IP Block Diagam fo E-Seies FPGAs
Figue 13.  Agilex™ 5 PCIe* 4.0 x8 Had IP Block Diagam fo D-Seies FPGAs