Visible to Intel only — GUID: vgu1711585746908
Ixiasoft
1. Introduction
2. Features
3. Getting Started with GTS AXI Streaming IP
4. IP Architecture and Functional Description
5. IP Parameters
6. Interfaces and Signals
7. Registers
8. Document Revision History for the GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide
A. Troubleshooting/Debugging
B. PIPE Mode Simulation
C. Implementation of Address Translation Services (ATS) in Endpoint Mode
3.1. Downloading and Installing Quartus® Prime Software
3.2. Configuring and Generating the GTS AXI Streaming IP
3.3. Configuring and Generating GTS System PLL Clocks Intel® FPGA IP
3.4. Configuring and Generating GTS Reset Sequencer Intel® FPGA IP
3.5. Instantiating and Connecting GTS AXI Streaming IP Interfaces (and Other IPs)
3.6. Simulating the GTS AXI Streaming IP Variant
3.7. Compiling the GTS AXI Streaming IP Variant
4.1. Clocking
4.2. Resets
4.3. PCIe* Hard IP
4.4. Hard IP Interface (IF) Adaptor
4.5. Interrupts
4.6. Transaction Ordering
4.7. TX Non-Posted Metering Requirement on Application
4.8. AXI4-Stream Interface
4.9. Tag Allocation
4.10. Power Management
4.11. Config Retry Status Enable
4.12. Hot-Plug
4.13. Configuration Space Extension
4.14. Page Request Service (EP only)
4.15. Precision Time Measurement (PTM)
4.16. Single Root I/O Virtualization (SR-IOV)
4.17. Transaction Layer Packet (TLP) Bypass Mode
4.18. Scalable IOV
6.1. Overview
6.2. Clocks and Resets
6.3. AXI4-Stream Interfaces
6.4. Configuration Intercept Interface
6.5. Configuration Extension Bus (CEB) Interface
6.6. Control Shadow Interface
6.7. Transmit Flow Control Credit Interface
6.8. Completion Timeout Interface
6.9. Control and Status Register Responder Interface
6.10. Function Level Reset Interface
6.11. TLP Bypass Error Reporting Interface
6.12. Error Interface
6.13. VF Error Flag Interface
6.14. VIRTIO PCI* Configuration Access Interface
6.15. Precision Time Measurement (PTM) Interface
6.16. Serial Data Signals
6.17. Miscellaneous Signals
7.6.1. VF PCI-Compatible Configuration Space Header Type0
7.6.2. VF PCI Express* Capability Structure
7.6.3. VF Message Signal Interrupt Extended (MSI-X) Capability Structure
7.6.4. VF Alternative Routing ID (ARI) Capability Structure
7.6.5. VF TLP Processing Hints (TPH) Capability Structure
7.6.6. VF Address Translation Services (ATS) Capability Structure
7.6.7. VF Access Control Services (ACS) Capability Structure
7.6.2.1. PCI Express* Capability List Register
7.6.2.2. PCI Express* Device Capabilities Register
7.6.2.3. PCI Express* Device Control and Status Register
7.6.2.4. Link Capabilities Register
7.6.2.5. Link Control and Status Register
7.6.2.6. PCI Express* Device Capabilities 2 Register
7.6.2.7. PCI Express* Device Control and Status 2 Register
7.6.2.8. Link Capabilities 2 Register
7.6.2.9. Link Control and Status 2 Register
Visible to Intel only — GUID: vgu1711585746908
Ixiasoft
A.2.4.2.1. Agilex™ 5 Information
This lists a summay of the GTS AXI Steamig IP paamete settigs i the GTS AXI Steamig IP paamete edito whe the IP was geeated, as ead by the Agilex™ 5 Debug Toolkit whe iitialized.
All the ifomatio is ead-oly.
Use the Refesh butto to ead the settigs.
Paamete | Values | Desciptios |
---|---|---|
Itel Vedo ID | 1172 | Idicates the Vedo ID as set i the IP Paamete Edito. |
Device ID | 0 | This is a uique idetifie fo the device that is assiged by the vedo. |
Potocol | PCIe | Idicates the Potocol. |
Pot Type | Root Pot, Edpoit 4 | Idicates the Had IP Pot type. |
Itel IP Type | itel_pcie_gts | Idicates the IP type used. |
Advetised speed | 8.0GT, 16.0GT | Idicates the advetised speed as cofigued i the IP Paamete Edito. |
Advetised width | x4, x2, x1 | Idicates the advetised width as cofigued i the IP Paamete Edito. |
Negotiated speed | 2.5GT, 5.0GT, 8.0GT, 16.0GT | Idicates the egotiated speed duig lik taiig. |
Negotiated width | x4, x2, x1 | Idicates the egotiated lik width duig lik taiig. |
Lik status | Lik up, lik dow | Idicates if the lik (DL) is up o ot. |
LTSSM State | Refe to Had IP Status Iteface | Idicates the cuet state of the lik. |
Lae Revesal | Tue, False | Idicates if lae evesal happes o the lik. |
Retime 1 | Detected, ot detected | Idicates if a etime was detected betwee the Root Pot ad the Edpoit. |
Retime 2 | Detected, ot detected | Idicates if a etime was detected betwee the Root Pot ad the Edpoit. |
Tx TLP Sequece Numbe | Hexadecimal value | Idicates the ext tasmit sequece umbe fo the tasmit TLP. |
Tx Ack Sequece Timeout | Hexadecimal value | Idicates the ACK sequece umbe which is updated by eceivig ACK/NAK DLLP. |
Replay Time Timeout | Gee, Red | Gee: o timeout Red: timeout |
Malfomed TLP Status | Gee, Red | Gee: o malfomed TLP Red: malfomed TLP detected |
Fist Malfomed TLP Eo Poite |
|
|
PIPE PhyStatus |
0/1 |
Idicates the PMA ad PCS ae i eset mode. 0: PMA ad PCS ae out of eset 1: PMA ad PCS ae i eset |
Figue 73. Example of Agilex™ 5 Paamete Settigs
4 The cuet vesio of Quatus® Pime suppots eablig the Debug Toolkit fo Edpoit mode oly, ad fo the Liux ad Widows opeatig systems oly.