Visible to Intel only — GUID: vkj1711586124097
Ixiasoft
1. Introduction
2. Features
3. Getting Started with GTS AXI Streaming IP
4. IP Architecture and Functional Description
5. IP Parameters
6. Interfaces and Signals
7. Registers
8. Document Revision History for the GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide
A. Troubleshooting/Debugging
B. PIPE Mode Simulation
C. Implementation of Address Translation Services (ATS) in Endpoint Mode
3.1. Downloading and Installing Quartus® Prime Software
3.2. Configuring and Generating the GTS AXI Streaming IP
3.3. Configuring and Generating GTS System PLL Clocks Intel® FPGA IP
3.4. Configuring and Generating GTS Reset Sequencer Intel® FPGA IP
3.5. Instantiating and Connecting GTS AXI Streaming IP Interfaces (and Other IPs)
3.6. Simulating the GTS AXI Streaming IP Variant
3.7. Compiling the GTS AXI Streaming IP Variant
4.1. Clocking
4.2. Resets
4.3. PCIe* Hard IP
4.4. Hard IP Interface (IF) Adaptor
4.5. Interrupts
4.6. Transaction Ordering
4.7. TX Non-Posted Metering Requirement on Application
4.8. AXI4-Stream Interface
4.9. Tag Allocation
4.10. Power Management
4.11. Config Retry Status Enable
4.12. Hot-Plug
4.13. Configuration Space Extension
4.14. Page Request Service (EP only)
4.15. Precision Time Measurement (PTM)
4.16. Single Root I/O Virtualization (SR-IOV)
4.17. Transaction Layer Packet (TLP) Bypass Mode
4.18. Scalable IOV
6.1. Overview
6.2. Clocks and Resets
6.3. AXI4-Stream Interfaces
6.4. Configuration Intercept Interface
6.5. Configuration Extension Bus (CEB) Interface
6.6. Control Shadow Interface
6.7. Transmit Flow Control Credit Interface
6.8. Completion Timeout Interface
6.9. Control and Status Register Responder Interface
6.10. Function Level Reset Interface
6.11. TLP Bypass Error Reporting Interface
6.12. Error Interface
6.13. VF Error Flag Interface
6.14. VIRTIO PCI* Configuration Access Interface
6.15. Precision Time Measurement (PTM) Interface
6.16. Serial Data Signals
6.17. Miscellaneous Signals
7.6.1. VF PCI-Compatible Configuration Space Header Type0
7.6.2. VF PCI Express* Capability Structure
7.6.3. VF Message Signal Interrupt Extended (MSI-X) Capability Structure
7.6.4. VF Alternative Routing ID (ARI) Capability Structure
7.6.5. VF TLP Processing Hints (TPH) Capability Structure
7.6.6. VF Address Translation Services (ATS) Capability Structure
7.6.7. VF Access Control Services (ACS) Capability Structure
7.6.2.1. PCI Express* Capability List Register
7.6.2.2. PCI Express* Device Capabilities Register
7.6.2.3. PCI Express* Device Control and Status Register
7.6.2.4. Link Capabilities Register
7.6.2.5. Link Control and Status Register
7.6.2.6. PCI Express* Device Capabilities 2 Register
7.6.2.7. PCI Express* Device Control and Status 2 Register
7.6.2.8. Link Capabilities 2 Register
7.6.2.9. Link Control and Status 2 Register
Visible to Intel only — GUID: vkj1711586124097
Ixiasoft
A.2.4.4. Eye Viewer
The Agilex™ 5 Debug Toolkit suppots the Eye Viewe tool that allows you to measue the eye height magi fo each chael. The Eye Viewe tool pefoms the eye measuemet at BER = 1e-12, ad 95% cofidece level.
Note: The Eye Viewe featue of the Debug Toolkit does ot suppot idepedet eo sample fo pefomig eye magiig pefomed o the actual data path. As a esult, eye magiig may poduce ucoectable eos i the data steam ad cause the LTSSM to go to the Recovey state. You may mask out all eos (example AER egistes) while pefomig eye magiig ad eset all eo coutes, eo egistes afte magiig gets completed.
- To u Eye Viewe fo a lae, select the lae fom the Collectio table.
- Select the Eye Viewe tab i the chael paamete widow of the lae.
- Select Eye Height, Eye Width o both optios.
- Click Stat to begi the eye measuemet fo the selected lae.
- The messages widow displays ifomatio messages to idicate the Eye Viewe tool's pogess.
- Oce the eye measuemet completes, the eye height esults ae displayed.
Figue 78. Eye Viewe Results fo Eye Height
To educe the epetitive steps to u Eye Viewe fo moe tha oe lae, select the laes fom the Collectio table, ight click ad select Stat. The Eye Viewe us fo the selected laes sequetially.
Figue 79. Eye Viewe Results fo Multiple Laes