GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 8/05/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

9. Simulate, Compile, and Validate - Multiple Instance

The multiple IP core design example demonstrates three instantiations of the GTS Ethernet Intel® FPGA Hard IP.
Table 56.  IP Parameters for 10GE Ethernet Design Example with Multiple InstancesThe following table specifies parameter settings used to generate this design example.
Selected IP Parameter Settings Value
IP Tab: General Options
Client interface MAC Avalon® ST
PMA reference frequency 156.25 MHz
System PLL frequency 322.265625 MHz
Enable dedicated CDR clock output check
Base_profile -> Port #0 IP Configuration
FEC mode

None

Example Design Tab: Available Example Designs
Select Design Multi instance of IP core

For more information about steps of how to generate a design example, refer to the Generate GTS EHIP Design Example.