GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 8/05/2024
Public
Document Table of Contents

A.4.4. Reference Time Interval

Table below displays the number of bits between two subsequent reference time captures. The UI adjustment calculation uses these numbers. To speed up the simulation, the number for simulation is smaller.
Table 62.  Reference Time (TAM) Interval
FEC type:
  • No FEC: No FEC
  • CL74: IEEE 802.3 BASE-R Firecode (CL74)
Speed FEC Type Simulation (bit) Hardware (bit)
TX RX 6 TX RX
10GE No FEC 168,960 168,960 5,406,720 168,960
6 Depends on the link partner AM. The numbers assume serial loopback.