GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 8/05/2024
Public
Document Table of Contents

1.5.1. Device Family Support

The following terms define device support levels for Intel® FPGA IP cores:

Table 7.   Intel® FPGA IP Core Device Support Levels
Device Support Level Definition
Advance The IP core is available for simulation and compilation for this device family. Timing models include initial engineering estimates of delays based on early post-layout information. The timing models are subject to change as silicon testing improves the correlation between the actual silicon and the timing models. You can use this IP core for system architecture and resource utilization studies, simulation, pinout, system latency assessments, basic timing assessments (pipeline budgeting), and I/O transfer strategy (datapath width, burst depth, I/O standards trade-offs).
Preliminary The IP core is verified with preliminary timing models for this device family. The IP core meets all functional requirements but might still be undergoing timing analysis for the device family. It can be used in production designs with caution.
Final The IP core is verified with final timing models for this device family. The IP core meets all functional and timing requirements for the device family and can be used in production designs.
Table 8.   GTS Ethernet Intel® FPGA Hard IP Core Device Family SupportThis table shows the level of support offered by the GTS Ethernet Intel® FPGA Hard IP for each Intel FPGA device family.
Device Family Support
Agilex™ 5 E-Series (Device Group B) Preliminary
Agilex™ 5 E-Series (Device Group A) Advance
Agilex™ 5 D-Series (Device Group A) Advance
Note: Device support for Agilex™ 5 D-Series FPGAs and SoCs in the Quartus® Prime Pro Edition software version 24.2 is restricted. To enable D-Series device support in your instance of the Quartus® Prime Pro Edition software, contact your regional Altera sales representative.