GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 8/05/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.2.2.1. Requirements and Considerations for GTS Reset Sequencer Intel® FPGA IP

When designing, it is important to consider the total transceivers needed in the design and the location of the transceivers. Refer to GTS Transceiver Architecture section of GTS Transceiver Direct PHY User Guide.

Each side of the FPGA requires a GTS Reset Sequencer Intel® FPGA IP if the transceiver banks on that side are used in the design. The following diagram illustrates an example with two FPGA sides, each requiring a reset sequencer:

Figure 24. Example Use of Two Reset Sequencer IPsIn the following diagram 1A, 1B and 1C are transceiver banks in left side and 4A, 4B and 4C are transceiver banks in right side in Agilex™ 5 FPGA.