GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide

ID 813754
Date 11/04/2024
Public
Document Table of Contents

7.6.3.2. MSI-X Table Offset Register

Addess: Offset 0x4

This egiste specifies the base addess of the MSI-X Table i the Fuctio’s memoy.

Table 103.  MSI-X Table Offset Registe Desciptio
Bit Locatio Desciptio Attibutes Default
2:0

BAR Idicato Registe.

Specifies the BAR coespodig to the memoy addess age whee the MSIX Table of this Fuctio is located.
  • 000 = VF BAR 0
  • 001 = VF BAR 1

  • 101 = VF BAR 5

This field is shaed amog all VFs attached to oe PF.

RO Pogammable
31:3

Offset of the memoy addess whee the MSIX Table is located, elative to the specified BAR. The addess is exteded by appedig thee zeoes to make it Quad-wod aliged.

This field is shaed amog all VFs attached to oe PF.

RO Pogammable