Triple-Speed Ethernet Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 813669
Date 7/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

3.4. PCS/Transceiver Options

The PCS/Transceiver options are enabled only if your IP variation includes the PCS function.
Table 12.  PCS/Transceiver Options Parameters
Name Value Parameter
PCS Options
PHY ID (32 bit) Configures the PHY ID of the PCS block.
Enable SGMII bridge On/Off Turn on this option to add the SGMII clock and rate-adaptation logic to the PCS block. This option allows you to configure the PCS either in SGMII mode or 1000Base-X mode. If your application only requires 1000BASE-X PCS, turning off this option reduces resource usage.
GTS Mono Transceiver Options
Enable GTS transceiver dynamic reconfiguration On/Off

Enables System PLL for dynamic reconfiguration.

Datapath clocking mode PMA/System PLL

Specifies the clock to drive the TX/RX datapath.

Note: System PLL is required for dynamic reconfiguration.
System PLL Frequency
  • 644.53125 MHz
  • 322.26560 MHz
Specifies the frequency for System PLL.
Enable PMA Avalon Interface On/Off Enables the Avalon® memory-mapped interface to access the PMA registers and export the transceiver reconfiguration ports.