Triple-Speed Ethernet Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 813669
Date 7/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.2.4. GMII Receive

On receive, all signals are sampled on the rising edge of rx_clk. The GMII data enable signal gm_rx_dv is asserted by the PHY to indicate the start of a new frame and remains asserted until the last byte of the frame is present on the gm_rx_d[7:0] bus. Between frames, gm_rx_dv remains deasserted.

If the PHY detects an error on the frame received from the line, the PHY asserts the GMII error signal, gm_rx_err, for at least one clock cycle at any time during the frame transfer.

A frame received on the GMII interface with a PHY error indication is subsequently transferred on the Avalon® streaming interface with the error signal rx_err[0] asserted.