Triple-Speed Ethernet Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 813669
Date 7/08/2024
Public
Document Table of Contents

11. Document Revision History for the Triple-Speed Ethernet Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs

Document Version Quartus® Prime Version IP Version Changes
2024.07.08 24.2 5.0.0
  • Added a note about Agilex™ 5 D-Series FPGAs and SoCs support in the About Triple-Speed Ethernet Intel® FPGA IP for Agilex™ 5 devices topic.
  • Removed /synopsys/vcs from Output Files of Intel® FPGA IP Generation table.
  • Updated PCS/Transceiver Options Parameters topic to include GTS Mono Transcaiver Options.
  • Added Analog Parameter Settings topic.
  • Updated 10/100/1000 Ethernet MAC with Internal FIFO Buffers, and 1000BASE-X/SGMII 2XTBI PCS with Embedded PMA (GTS) Signals figure.
  • Updated GTS Transceiver Direct PHY Signals table.
  • Added PMA Reconfiguration Interface Signals topic.
  • Updated Clock Connectivity for MAC with 2XTBI PCS and Embedded PMA (GTS) figure.
2024.04.01 24.1 4.0.0 Initial release.