Triple-Speed Ethernet Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 813669
Date 7/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1. About Triple-Speed Ethernet Intel® FPGA IP for Agilex™ 5 devices

Updated for:
Intel® Quartus® Prime Design Suite 24.2
IP Version 5.0.0
The Triple-Speed Ethernet Intel® FPGA IP for Agilex™ 5 devices is a configurable intellectual property (IP) core that complies with the IEEE 802.3 standard.
It incorporates a 10/100/1000 Mbps Ethernet media access controller (MAC) and 1000BASE-X/SGMII physical coding sublayer (PCS) with an embedded physical medium attachment (PMA) built with on-chip transceiver I/Os. When offered in MAC-only mode, the IP connects with an external PHY chip using Media Independent Interface (MII), Gigabit Media Independent Interface (GMII), or Reduced Gigabit Media Independent Interface (RGMII).
Note: Device support for Agilex™ 5 D-Series FPGAs and SoCs in the Quartus® Prime Pro Edition software version 24.2 is restricted. To enable D-Series device support in your instance of the Quartus® Prime Pro Edition software, contact your regional Altera sales representative.