Visible to Intel only — GUID: auw1689205861067
Ixiasoft
1. About the PHY Lite for Parallel Interfaces IP
2. PHY Lite for Parallel Interfaces Intel® FPGA IP for Agilex™ 5 E-Series Devices
3. PHY Lite for Parallel Interfaces Intel® FPGA IP for Agilex™ 7 M-Series Devices
4. PHY Lite for Parallel Interfaces Intel® FPGA IP for Agilex™ 7 F-Series and I-Series Devices
5. PHY Lite for Parallel Interfaces Intel® FPGA IP for Stratix® 10 Devices
6. PHY Lite for Parallel Interfaces Intel® FPGA IP for Arria® 10 and Cyclone® 10 GX Devices
7. PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide Document Archives
8. Document Revision History for the PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide
5.5.6.4.1. Timing Closure: Dynamic Reconfiguration
5.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
5.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
5.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
5.5.6.4.5. I/O Timing Violation
5.5.6.4.6. Internal FPGA Path Timing Violation
6.5.6.4.1. Timing Closure: Dynamic Reconfiguration
6.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
6.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
6.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
6.5.6.4.5. I/O Timing Violation
6.5.6.4.6. Internal FPGA Path Timing Violation
Visible to Intel only — GUID: auw1689205861067
Ixiasoft
2.5.1.1.3. Run the Simulation Design Example Without Dynamic Reconfiguration
Follow these steps to compile and simulate the design:
- Change the working directory to <Example Design>\sim\ed_sim\<Simulator>.
- Run the simulation script for the simulator of your choice. Refer to the following table.
Simulator | Working Directory | Steps |
---|---|---|
Questasim | <Example Design>/sim/ed_sim/mentor |
|
VCS | <Example Design>/sim/ed_sim/synopsys/vcs | sh vcs_setup.sh |
VCSMX | <Example Design>/sim/ed_sim/synopsys/vcsmx | sh vcsmx_setup.sh |
Xcelium | <Example Design>/sim/ed_sim/xcelium | sh xcelium_setup.sh |