PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide

ID 683716
Date 7/15/2024
Public
Document Table of Contents

5.2.5.3.1. PHY Lite for Parallel Interfaces Intel® FPGA IP for Stratix® 10 Devices Control Registers Addresses

The following tables show the register bits to construct the control register addresses for each feature.
Table 87.  Control Register Address for Pin Output Delay Feature
Bit Description Avalon® MM Register CSR Register
Value Access Type Value Access Type
[30:27] Specify the PHY Lite for Parallel Interfaces Intel® FPGA IP interface ID. Depending on the Interface ID parameter in the Parameter Editor. RW Depending on the Interface ID parameter in the Parameter Editor. RO
[26:24] Specify the Avalon controller calibration bus base address. 3'h3 RW 3'h3 RO
[23:21] Reserved 3'h0 RW 3'h0 RO
[20:13] Specify the lane address of an interface. This value is depending on the resource fitting process during compilation. You can query this in the Parameter Table Lookup Operation Sequence as described in the Address Lookup topic. RW You can query this in the Parameter Table Lookup Operation Sequence as described in the Address Lookup topic. RO
[12:8] Specify the address for the physical location of a pin within a lane. You can query this in the Parameter Table Lookup Operation Sequence as described in the Address Lookup topic or based on your pin assignment setting in the .qsf file. RW You can query this in the Parameter Table Lookup Operation Sequence as described in the Address Lookup topic or based on your pin assignment setting in the .qsf file. RO
[7:0] Reserved 8'hD0 RW 8'hE8 RO
Table 88.  Address Register for Pin Input Delay Feature
Bit Description Avalon® Memory-Mapped Interface Register CSR Register
Value Access Type Value Access Type
[30:27] Specify the PHY Lite for Parallel Interfaces Intel® FPGA IP interface ID. Depending on the Interface ID parameter in the Parameter Editor. RW N/A RO
[26:24] Specify the Avalon controller calibration bus base address. 3'h3 RW N/A RO
[23:21] Reserved 3'h0 RW N/A RO
[20:13] Specify the lane address of an interface. This value is depending on the resource fitting process during compilation. You can query this in the Parameter Table Lookup Operation Sequence as described in the Address Lookup topic. RW N/A RO
[12:9] Reserved 4'hC RW N/A RO
[8:7] Select DQ pin sets to access.
  • 2'h1: DQ 0 to DQ 5
  • 2'h2: DQ 6 to DQ11
RW N/A RO
[6:4] Select the specific DQ pin to access.
  • 3'h0: DQ 0 and DQ 6
  • 3'h1: DQ 1 and DQ 7
  • 3'h2: DQ 2 and DQ 8
  • 3'h3: DQ 3 and DQ 9
  • 3'h4: DQ 4 and DQ 10
  • 3'h5: DQ 5 and DQ 11
RW N/A RO
[3:0] Reserved 4'h0 RW N/A RO
Table 89.  Address Register for Strobe Input Delay Feature
Bit Description Avalon® Memory-Mapped Interface Register CSR Register
Value Access Type Value Access Type
[30:27] Specify the PHY Lite for Parallel Interfaces Intel® FPGA IP interface ID. Depending on the Interface ID parameter in the Parameter Editor. RW N/A RO
[26:24] Specify the Avalon controller calibration bus base address. 3'h3 RW N/A RO
[23:21] Reserved 3'h0 RW N/A RO
[20:13] Specify the lane address of an interface. This value is depending on the resource fitting process during compilation. You can query this in the Parameter Table Lookup Operation Sequence as described in the Address Lookup topic. RW N/A RO
[12:0] Reserved 13'h18E0 RW N/A RO
Table 90.  Address Register for Strobe Enable Phase Feature
Bit Description Avalon® Memory-Mapped Interface MM Register CSR Register
Value Access Type Value Access Type
[30:27] Specify the PHY Lite for Parallel Interfaces Intel® FPGA IP interface ID. Depending on the Interface ID parameter in the Parameter Editor. RW Depending on the Interface ID parameter in the Parameter Editor. RO
[26:24] Specify the Avalon controller calibration bus base address. 3'h3 RW 3'h3 RO
[23:21] Reserved 3'h0 RW 3'h0 RO
[20:13] Specify the lane address of an interface. This value is depending on the resource fitting process during compilation. You can query this in the Parameter Table Lookup Operation Sequence as described in the Address Lookup topic. RW You can query this in the Parameter Table Lookup Operation Sequence as described in the Address Lookup topic. RO
[12:0] Reserved 13'h18F0 RW

13'h1998

RO
Table 91.  Address Register for Strobe Enable Delay Feature
Bit Description Avalon® Memory-Mapped Interface Register CSR Register
Value Access Type Value Access Type
[30:27] Specify the PHY Lite for Parallel Interfaces Intel® FPGA IP interface ID. Depending on the Interface ID parameter in the Parameter Editor. RW Depending on the Interface ID parameter in the Parameter Editor. RO
[26:24] Specify the Avalon controller calibration bus base address. 3'h3 RW 3'h3 RO
[23:21] Reserved 3'h0 RW 3'h0 RO
[20:13] Specify the lane address of an interface. This value is depending on the resource fitting process during compilation. You can query this in the Parameter Table Lookup Operation Sequence as described in the Address Lookup topic. RW You can query this in the Parameter Table Lookup Operation Sequence as described in the Address Lookup topic. RO
[12:0] Reserved 13'h1808 RW

13'h19A8

RO
Table 92.  Address Register for Read Valid Delay Feature
Bit Description Avalon® Memory-Mapped Interface Register CSR Register
Value Access Type Value Access Type
[30:27] Specify the PHY Lite for Parallel Interfaces Intel® FPGA IP interface ID. Depending on the Interface ID parameter in the Parameter Editor. RW Depending on the Interface ID parameter in the Parameter Editor. RO
[26:24] Specify the Avalon controller calibration bus base address. 3'h3 RW 3'h3 RO
[23:21] Reserved 3'h0 RW 3'h0 RO
[20:13] Specify the lane address of an interface. This value is depending on the resource fitting process during compilation. You can query this in the Parameter Table Lookup Operation Sequence as described in the Address Lookup topic. RW You can query this in the Parameter Table Lookup Operation Sequence as described in the Address Lookup topic. RO
[12:0] Reserved 13'h180C RW

13'h19A4

RO