Visible to Intel only — GUID: ogf1689205020310
Ixiasoft
1. About the PHY Lite for Parallel Interfaces IP
2. PHY Lite for Parallel Interfaces Intel® FPGA IP for Agilex™ 5 E-Series Devices
3. PHY Lite for Parallel Interfaces Intel® FPGA IP for Agilex™ 7 M-Series Devices
4. PHY Lite for Parallel Interfaces Intel® FPGA IP for Agilex™ 7 F-Series and I-Series Devices
5. PHY Lite for Parallel Interfaces Intel® FPGA IP for Stratix® 10 Devices
6. PHY Lite for Parallel Interfaces Intel® FPGA IP for Arria® 10 and Cyclone® 10 GX Devices
7. PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide Document Archives
8. Document Revision History for the PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide
5.5.6.4.1. Timing Closure: Dynamic Reconfiguration
5.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
5.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
5.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
5.5.6.4.5. I/O Timing Violation
5.5.6.4.6. Internal FPGA Path Timing Violation
6.5.6.4.1. Timing Closure: Dynamic Reconfiguration
6.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
6.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
6.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
6.5.6.4.5. I/O Timing Violation
6.5.6.4.6. Internal FPGA Path Timing Violation
Visible to Intel only — GUID: ogf1689205020310
Ixiasoft
2.2.2.1. Calibration IP
The Calibration IP provides access to the IOPLL and PHY registers through the AXI4-Lite IP interface. You can connect the Calibration IP to up to two periphery interfaces and three PLLs.
Signal Name | Direction | Width | Description |
---|---|---|---|
fbr_axil_clk | Input | 1 | Clock |
fbr_axil_rst_n | Input | 1 | Reset |
fbr_axil_awaddr | Input | 27 | Write address |
fbr_axil_awvalid | Input | 1 | Write address valid |
fbr_axil_awready | Output | 1 | Write address ready |
fbr_axil_wdata | Input | 32 | Write data |
fbr_axil_wstrb | Input | 4 | Write strobes |
fbr_axil_wvalid | Input | 1 | Write valid |
fbr_axil_wready | Output | 1 | Write ready |
fbr_axil_bresp | Output | 2 | Write response |
fbr_axil_bvalid | Output | 1 | Write response valid |
fbr_axil_bready | Input | 1 | Response ready |
fbr_axil_araddr | Input | 27 | Read address |
fbr_axil_arvalid | Input | 1 | Read address valid |
fbr_axil_arready | Output | 1 | Read address ready |
fbr_axil_rdata | Output | 32 | Read data |
fbr_axil_rresp | Output | 2 | Read response |
fbr_axil_rvalid | Output | 1 | Read valid |
fbr_axil_rready | Input | 1 | Read Ready |
fbr_axil_awprot | Input | 3 | Write protection type |
fbr_axil_arprot | Input | 3 | Read protection type |