Visible to Intel only — GUID: hxe1599785025831
Ixiasoft
1. About the PHY Lite for Parallel Interfaces IP
2. PHY Lite for Parallel Interfaces Intel® FPGA IP for Agilex™ 5 E-Series Devices
3. PHY Lite for Parallel Interfaces Intel® FPGA IP for Agilex™ 7 M-Series Devices
4. PHY Lite for Parallel Interfaces Intel® FPGA IP for Agilex™ 7 F-Series and I-Series Devices
5. PHY Lite for Parallel Interfaces Intel® FPGA IP for Stratix® 10 Devices
6. PHY Lite for Parallel Interfaces Intel® FPGA IP for Arria® 10 and Cyclone® 10 GX Devices
7. PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide Document Archives
8. Document Revision History for the PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide
5.5.6.4.1. Timing Closure: Dynamic Reconfiguration
5.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
5.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
5.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
5.5.6.4.5. I/O Timing Violation
5.5.6.4.6. Internal FPGA Path Timing Violation
6.5.6.4.1. Timing Closure: Dynamic Reconfiguration
6.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
6.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
6.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
6.5.6.4.5. I/O Timing Violation
6.5.6.4.6. Internal FPGA Path Timing Violation
Visible to Intel only — GUID: hxe1599785025831
Ixiasoft
5.2.5.4.2. Output and Strobe Enable Minimum and Maximum Phase Settings
When dynamically reconfiguring the interpolator phase settings, the values must be kept within the ranges below to ensure proper operation of the circuitry.
VCO Multiplication Factor | Core Rate | Minimum Interpolator Phase | Maximum Interpolator Phase | ||
---|---|---|---|---|---|
Output | Bidirectional | Bidirectional with OCT Enabled | |||
1 | Full | 0x080 | 0x100 | 0x100 | 0xA80 |
Half | 0x080 | 0x100 | 0x100 | 0xBC0 | |
Quarter | 0x080 | 0x100 | 0x100 | 0xA00 | |
2 | Full | 0x080 | 0x100 | 0x180 | 0x1400 |
Half | 0x080 | 0x100 | 0x180 | 0x1400 | |
Quarter | 0x080 | 0x100 | 0x180 | 0x1400 | |
4 | Full | 0x080 | 0x100 | 0x280 | 0x1FFF |
Half | 0x080 | 0x100 | 0x280 | 0x1FFF | |
Quarter | 0x080 | 0x100 | 0x280 | 0x1FFF | |
8 | Full | 0x080 | 0x100 | 0x480 | 0x1FFF |
Half | 0x080 | 0x100 | 0x480 | 0x1FFF | |
Quarter | 0x080 | 0x100 | 0x480 | 0x1FFF |
For more information about performing various clocking and delay calculations, depending on the interface frequency and rate, refer to PHYLite_delay_calculations.xlsx.